Compare commits
73 Commits
feature/re
...
ec55efd322
Author | SHA1 | Date | |
---|---|---|---|
ec55efd322 | |||
8c3709f92a | |||
207dbf1071 | |||
62c118e501 | |||
65dca13b42 | |||
3187cbdfe2 | |||
8c701d55c1 | |||
f585489ff5 | |||
7113683ee0 | |||
1a0fc4bd5d | |||
40d1966e9a | |||
a977200284 | |||
b20fd3eba5 | |||
b20daa1ac2 | |||
b1a18459e7 | |||
6ba7c82f80 | |||
ad7bb28b4c | |||
fa7eda0889 | |||
00e02bf565 | |||
1ad66a71d8 | |||
e60fa3d5e6 | |||
8407f6287f | |||
0833198d34 | |||
57347ae4d9 | |||
4876f18ba9 | |||
a53ee42e13 | |||
12ccfc055a | |||
feaa49d367 | |||
18f33b4a68 | |||
f096b15dbd | |||
cb5375258a | |||
076b5a39ad | |||
f40ab41899 | |||
e8fd5143bc | |||
31fb51de95 | |||
5d481eb79d | |||
1c90fe765d | |||
52ed8b81a6 | |||
0703a0a845 | |||
0c542d42aa | |||
966d1616c5 | |||
1720bd4aaa | |||
df16378605 | |||
1438f0f373 | |||
766f3ba9ee | |||
5da4e6b424 | |||
e382217e04 | |||
9db4e3fd87 | |||
bb658be3b4 | |||
6579780dc9 | |||
e56bc12788 | |||
e88f309ea2 | |||
03bec27376 | |||
9d9008a3a2 | |||
5f6d462973 | |||
a92b84bef4 | |||
477c530847 | |||
c054d75717 | |||
15cd26f800 | |||
9465cffe79 | |||
00d2d06cbd | |||
8e4e702cb9 | |||
49be143588 | |||
0aea1d0177 | |||
6ea7721961 | |||
b0cb997009 | |||
9dfca612b7 | |||
30ae743361 | |||
d91f5f9df4 | |||
5ec457c76b | |||
2e670c4d03 | |||
3d32c33333 | |||
521f40a3d6 |
1
.gitignore
vendored
1
.gitignore
vendored
@ -30,6 +30,5 @@ language.settings.xml
|
|||||||
/.gdbinit
|
/.gdbinit
|
||||||
/*.out
|
/*.out
|
||||||
/dump.json
|
/dump.json
|
||||||
/src-gen/
|
|
||||||
/*.yaml
|
/*.yaml
|
||||||
/*.json
|
/*.json
|
||||||
|
3
.gitmodules
vendored
3
.gitmodules
vendored
@ -1,3 +0,0 @@
|
|||||||
[submodule "gen_input/CoreDSL-Instruction-Set-Description"]
|
|
||||||
path = gen_input/CoreDSL-Instruction-Set-Description
|
|
||||||
url = ../CoreDSL-Instruction-Set-Description.git
|
|
@ -6,8 +6,9 @@ project(dbt-rise-tgc VERSION 1.0.0)
|
|||||||
|
|
||||||
include(GNUInstallDirs)
|
include(GNUInstallDirs)
|
||||||
|
|
||||||
find_package(elfio)
|
find_package(elfio QUIET)
|
||||||
find_package(Boost COMPONENTS coroutine)
|
find_package(Boost COMPONENTS coroutine)
|
||||||
|
find_package(jsoncpp)
|
||||||
|
|
||||||
if(WITH_LLVM)
|
if(WITH_LLVM)
|
||||||
if(DEFINED ENV{LLVM_HOME})
|
if(DEFINED ENV{LLVM_HOME})
|
||||||
@ -29,33 +30,34 @@ endif()
|
|||||||
add_subdirectory(softfloat)
|
add_subdirectory(softfloat)
|
||||||
|
|
||||||
# library files
|
# library files
|
||||||
FILE(GLOB TGC_SOURCES ${CMAKE_CURRENT_SOURCE_DIR}/src/iss/*.cpp)
|
FILE(GLOB GEN_SOURCES
|
||||||
FILE(GLOB TGC_VM_SOURCES ${CMAKE_CURRENT_SOURCE_DIR}/src/vm/interp/vm_*.cpp)
|
${CMAKE_CURRENT_SOURCE_DIR}/src-gen/iss/arch/*.cpp
|
||||||
|
${CMAKE_CURRENT_SOURCE_DIR}/src-gen/vm/interp/vm_*.cpp
|
||||||
|
)
|
||||||
|
|
||||||
set(LIB_SOURCES
|
set(LIB_SOURCES
|
||||||
src/vm/fp_functions.cpp
|
src/iss/plugin/instruction_count.cpp
|
||||||
src/plugin/instruction_count.cpp
|
src/iss/arch/tgc_c.cpp
|
||||||
src/plugin/pctrace.cpp
|
src/vm/interp/vm_tgc_c.cpp
|
||||||
|
src/vm/fp_functions.cpp
|
||||||
${TGC_SOURCES}
|
${GEN_SOURCES}
|
||||||
${TGC_VM_SOURCES}
|
|
||||||
)
|
)
|
||||||
if(TARGET RapidJSON)
|
if(TARGET RapidJSON OR TARGET RapidJSON::RapidJSON)
|
||||||
list(APPEND LIB_SOURCES src/plugin/cycle_estimate.cpp)
|
list(APPEND LIB_SOURCES src/iss/plugin/cycle_estimate.cpp src/iss/plugin/pctrace.cpp)
|
||||||
endif()
|
endif()
|
||||||
|
|
||||||
if(WITH_LLVM)
|
if(WITH_LLVM)
|
||||||
FILE(GLOB TGC_LLVM_SOURCES
|
FILE(GLOB LLVM_GEN_SOURCES
|
||||||
${CMAKE_CURRENT_SOURCE_DIR}/src/vm/llvm/vm_*.cpp
|
${CMAKE_CURRENT_SOURCE_DIR}/src-gen/vm/llvm/vm_*.cpp
|
||||||
)
|
)
|
||||||
list(APPEND LIB_SOURCES ${TGC_LLVM_SOURCES})
|
list(APPEND LIB_SOURCES ${LLVM_GEN_SOURCES})
|
||||||
endif()
|
endif()
|
||||||
|
|
||||||
if(WITH_TCC)
|
if(WITH_TCC)
|
||||||
FILE(GLOB TGC_TCC_SOURCES
|
FILE(GLOB TCC_GEN_SOURCES
|
||||||
${CMAKE_CURRENT_SOURCE_DIR}/src/vm/tcc/vm_*.cpp
|
${CMAKE_CURRENT_SOURCE_DIR}/src/vm/tcc/vm_*.cpp
|
||||||
)
|
)
|
||||||
list(APPEND LIB_SOURCES ${TGC_TCC_SOURCES})
|
list(APPEND LIB_SOURCES ${TCC_GEN_SOURCES})
|
||||||
endif()
|
endif()
|
||||||
|
|
||||||
# Define the library
|
# Define the library
|
||||||
@ -70,21 +72,31 @@ if("${CMAKE_CXX_COMPILER_ID}" STREQUAL "GNU")
|
|||||||
elseif("${CMAKE_CXX_COMPILER_ID}" STREQUAL "MSVC")
|
elseif("${CMAKE_CXX_COMPILER_ID}" STREQUAL "MSVC")
|
||||||
target_compile_options(${PROJECT_NAME} PRIVATE /wd4293)
|
target_compile_options(${PROJECT_NAME} PRIVATE /wd4293)
|
||||||
endif()
|
endif()
|
||||||
target_include_directories(${PROJECT_NAME} PUBLIC incl)
|
target_include_directories(${PROJECT_NAME} PUBLIC src)
|
||||||
target_link_libraries(${PROJECT_NAME} PUBLIC softfloat scc-util jsoncpp Boost::coroutine)
|
target_include_directories(${PROJECT_NAME} PUBLIC src-gen)
|
||||||
if("${CMAKE_CXX_COMPILER_ID}" STREQUAL "GNU")
|
target_link_libraries(${PROJECT_NAME} PUBLIC softfloat scc-util Boost::coroutine)
|
||||||
target_link_libraries(${PROJECT_NAME} PUBLIC -Wl,--whole-archive dbt-core -Wl,--no-whole-archive)
|
if(TARGET jsoncpp::jsoncpp)
|
||||||
|
target_link_libraries(${PROJECT_NAME} PUBLIC jsoncpp::jsoncpp)
|
||||||
else()
|
else()
|
||||||
target_link_libraries(${PROJECT_NAME} PUBLIC dbt-core)
|
target_link_libraries(${PROJECT_NAME} PUBLIC jsoncpp)
|
||||||
endif()
|
endif()
|
||||||
if(TARGET CONAN_PKG::elfio)
|
if("${CMAKE_CXX_COMPILER_ID}" STREQUAL "GNU" AND BUILD_SHARED_LIBS)
|
||||||
target_link_libraries(${PROJECT_NAME} PUBLIC CONAN_PKG::elfio)
|
target_link_libraries(${PROJECT_NAME} PUBLIC -Wl,--whole-archive dbt-rise-core -Wl,--no-whole-archive)
|
||||||
elseif(TARGET elfio::elfio)
|
else()
|
||||||
|
target_link_libraries(${PROJECT_NAME} PUBLIC dbt-rise-core)
|
||||||
|
endif()
|
||||||
|
if(TARGET elfio::elfio)
|
||||||
target_link_libraries(${PROJECT_NAME} PUBLIC elfio::elfio)
|
target_link_libraries(${PROJECT_NAME} PUBLIC elfio::elfio)
|
||||||
else()
|
else()
|
||||||
message(FATAL_ERROR "No elfio library found, maybe a find_package() call is missing")
|
message(FATAL_ERROR "No elfio library found, maybe a find_package() call is missing")
|
||||||
endif()
|
endif()
|
||||||
if(TARGET RapidJSON)
|
if(TARGET lz4::lz4)
|
||||||
|
target_compile_definitions(${PROJECT_NAME} PUBLIC WITH_LZ4)
|
||||||
|
target_link_libraries(${PROJECT_NAME} PUBLIC lz4::lz4)
|
||||||
|
endif()
|
||||||
|
if(TARGET RapidJSON::RapidJSON)
|
||||||
|
target_link_libraries(${PROJECT_NAME} PUBLIC RapidJSON::RapidJSON)
|
||||||
|
elseif(TARGET RapidJSON)
|
||||||
target_link_libraries(${PROJECT_NAME} PUBLIC RapidJSON)
|
target_link_libraries(${PROJECT_NAME} PUBLIC RapidJSON)
|
||||||
endif()
|
endif()
|
||||||
|
|
||||||
@ -114,6 +126,7 @@ project(tgc-sim)
|
|||||||
find_package(Boost COMPONENTS program_options thread REQUIRED)
|
find_package(Boost COMPONENTS program_options thread REQUIRED)
|
||||||
|
|
||||||
add_executable(${PROJECT_NAME} src/main.cpp)
|
add_executable(${PROJECT_NAME} src/main.cpp)
|
||||||
|
FILE(GLOB TGC_SOURCES ${CMAKE_CURRENT_SOURCE_DIR}/src-gen/iss/arch/*.cpp)
|
||||||
foreach(F IN LISTS TGC_SOURCES)
|
foreach(F IN LISTS TGC_SOURCES)
|
||||||
string(REGEX REPLACE ".*/([^/]*)\.cpp" "\\1" CORE_NAME_LC ${F})
|
string(REGEX REPLACE ".*/([^/]*)\.cpp" "\\1" CORE_NAME_LC ${F})
|
||||||
string(TOUPPER ${CORE_NAME_LC} CORE_NAME)
|
string(TOUPPER ${CORE_NAME_LC} CORE_NAME)
|
||||||
@ -165,7 +178,7 @@ if(SystemC_FOUND)
|
|||||||
target_link_libraries(${PROJECT_NAME} PUBLIC ${llvm_libs})
|
target_link_libraries(${PROJECT_NAME} PUBLIC ${llvm_libs})
|
||||||
endif()
|
endif()
|
||||||
|
|
||||||
set(LIB_HEADERS ${CMAKE_CURRENT_SOURCE_DIR}/incl/sysc/core_complex.h)
|
set(LIB_HEADERS ${CMAKE_CURRENT_SOURCE_DIR}/src/sysc/core_complex.h)
|
||||||
set_target_properties(${PROJECT_NAME} PROPERTIES
|
set_target_properties(${PROJECT_NAME} PROPERTIES
|
||||||
VERSION ${PROJECT_VERSION}
|
VERSION ${PROJECT_VERSION}
|
||||||
FRAMEWORK FALSE
|
FRAMEWORK FALSE
|
||||||
|
1
gen_input/.gitignore
vendored
1
gen_input/.gitignore
vendored
@ -1 +1,2 @@
|
|||||||
/src-gen/
|
/src-gen/
|
||||||
|
/CoreDSL-Instruction-Set-Description
|
||||||
|
@ -1,6 +1,6 @@
|
|||||||
import "CoreDSL-Instruction-Set-Description/RV32I.core_desc"
|
import "RV32I.core_desc"
|
||||||
import "CoreDSL-Instruction-Set-Description/RVM.core_desc"
|
import "RVM.core_desc"
|
||||||
import "CoreDSL-Instruction-Set-Description/RVC.core_desc"
|
import "RVC.core_desc"
|
||||||
|
|
||||||
Core TGC_C provides RV32I, Zicsr, Zifencei, RV32M, RV32IC {
|
Core TGC_C provides RV32I, Zicsr, Zifencei, RV32M, RV32IC {
|
||||||
architectural_state {
|
architectural_state {
|
||||||
|
@ -33,13 +33,13 @@
|
|||||||
def getRegisterSizes(){
|
def getRegisterSizes(){
|
||||||
def regs = registers.collect{it.size}
|
def regs = registers.collect{it.size}
|
||||||
regs[-1]=64 // correct for NEXT_PC
|
regs[-1]=64 // correct for NEXT_PC
|
||||||
regs+=[32, 32, 64, 64, 64] // append TRAP_STATE, PENDING_TRAP, ICOUNT, CYCLE, INSTRET
|
//regs+=[32, 32, 64, 64, 64, 32] // append TRAP_STATE, PENDING_TRAP, ICOUNT, CYCLE, INSTRET, INSTRUCTION
|
||||||
return regs
|
return regs
|
||||||
}
|
}
|
||||||
%>
|
%>
|
||||||
|
#include "${coreDef.name.toLowerCase()}.h"
|
||||||
#include "util/ities.h"
|
#include "util/ities.h"
|
||||||
#include <util/logging.h>
|
#include <util/logging.h>
|
||||||
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
|
|
||||||
#include <cstdio>
|
#include <cstdio>
|
||||||
#include <cstring>
|
#include <cstring>
|
||||||
#include <fstream>
|
#include <fstream>
|
||||||
@ -51,9 +51,7 @@ constexpr std::array<const char*, ${registers.size}> iss::arch::traits<iss::a
|
|||||||
constexpr std::array<const uint32_t, ${getRegisterSizes().size}> iss::arch::traits<iss::arch::${coreDef.name.toLowerCase()}>::reg_bit_widths;
|
constexpr std::array<const uint32_t, ${getRegisterSizes().size}> iss::arch::traits<iss::arch::${coreDef.name.toLowerCase()}>::reg_bit_widths;
|
||||||
constexpr std::array<const uint32_t, ${getRegisterSizes().size}> iss::arch::traits<iss::arch::${coreDef.name.toLowerCase()}>::reg_byte_offsets;
|
constexpr std::array<const uint32_t, ${getRegisterSizes().size}> iss::arch::traits<iss::arch::${coreDef.name.toLowerCase()}>::reg_byte_offsets;
|
||||||
|
|
||||||
${coreDef.name.toLowerCase()}::${coreDef.name.toLowerCase()}() {
|
${coreDef.name.toLowerCase()}::${coreDef.name.toLowerCase()}() = default;
|
||||||
reg.icount = 0;
|
|
||||||
}
|
|
||||||
|
|
||||||
${coreDef.name.toLowerCase()}::~${coreDef.name.toLowerCase()}() = default;
|
${coreDef.name.toLowerCase()}::~${coreDef.name.toLowerCase()}() = default;
|
||||||
|
|
||||||
@ -64,8 +62,8 @@ void ${coreDef.name.toLowerCase()}::reset(uint64_t address) {
|
|||||||
reg.PC=address;
|
reg.PC=address;
|
||||||
reg.NEXT_PC=reg.PC;
|
reg.NEXT_PC=reg.PC;
|
||||||
reg.PRIV=0x3;
|
reg.PRIV=0x3;
|
||||||
reg.trap_state=0;
|
trap_state=0;
|
||||||
reg.icount=0;
|
icount=0;
|
||||||
}
|
}
|
||||||
|
|
||||||
uint8_t *${coreDef.name.toLowerCase()}::get_regs_base_ptr() {
|
uint8_t *${coreDef.name.toLowerCase()}::get_regs_base_ptr() {
|
||||||
|
@ -37,7 +37,7 @@ def nativeTypeSize(int size){
|
|||||||
}
|
}
|
||||||
def getRegisterSizes(){
|
def getRegisterSizes(){
|
||||||
def regs = registers.collect{nativeTypeSize(it.size)}
|
def regs = registers.collect{nativeTypeSize(it.size)}
|
||||||
regs+=[32,32, 64, 64, 64] // append TRAP_STATE, PENDING_TRAP, ICOUNT, CYCLE, INSTRET
|
// regs+=[32,32, 64, 64, 64, 32] // append TRAP_STATE, PENDING_TRAP, ICOUNT, CYCLE, INSTRET, INSTRUCTION
|
||||||
return regs
|
return regs
|
||||||
}
|
}
|
||||||
def getRegisterOffsets(){
|
def getRegisterOffsets(){
|
||||||
@ -91,12 +91,7 @@ template <> struct traits<${coreDef.name.toLowerCase()}> {
|
|||||||
constexpr static unsigned FP_REGS_SIZE = ${constants.find {it.name=='FLEN'}?.value?:0};
|
constexpr static unsigned FP_REGS_SIZE = ${constants.find {it.name=='FLEN'}?.value?:0};
|
||||||
|
|
||||||
enum reg_e {
|
enum reg_e {
|
||||||
${registers.collect{it.name}.join(', ')}, NUM_REGS,
|
${registers.collect{it.name}.join(', ')}, NUM_REGS
|
||||||
TRAP_STATE=NUM_REGS,
|
|
||||||
PENDING_TRAP,
|
|
||||||
ICOUNT,
|
|
||||||
CYCLE,
|
|
||||||
INSTRET
|
|
||||||
};
|
};
|
||||||
|
|
||||||
using reg_t = uint${addrDataWidth}_t;
|
using reg_t = uint${addrDataWidth}_t;
|
||||||
@ -141,7 +136,7 @@ struct ${coreDef.name.toLowerCase()}: public arch_if {
|
|||||||
|
|
||||||
uint8_t* get_regs_base_ptr() override;
|
uint8_t* get_regs_base_ptr() override;
|
||||||
|
|
||||||
inline uint64_t get_icount() { return reg.icount; }
|
inline uint64_t get_icount() { return icount; }
|
||||||
|
|
||||||
inline bool should_stop() { return interrupt_sim; }
|
inline bool should_stop() { return interrupt_sim; }
|
||||||
|
|
||||||
@ -159,7 +154,7 @@ struct ${coreDef.name.toLowerCase()}: public arch_if {
|
|||||||
|
|
||||||
virtual iss::sync_type needed_sync() const { return iss::NO_SYNC; }
|
virtual iss::sync_type needed_sync() const { return iss::NO_SYNC; }
|
||||||
|
|
||||||
inline uint32_t get_last_branch() { return reg.last_branch; }
|
inline uint32_t get_last_branch() { return last_branch; }
|
||||||
|
|
||||||
|
|
||||||
#pragma pack(push, 1)
|
#pragma pack(push, 1)
|
||||||
@ -167,12 +162,14 @@ struct ${coreDef.name.toLowerCase()}: public arch_if {
|
|||||||
registers.each { reg -> if(reg.size>0) {%>
|
registers.each { reg -> if(reg.size>0) {%>
|
||||||
uint${byteSize(reg.size)}_t ${reg.name} = 0;<%
|
uint${byteSize(reg.size)}_t ${reg.name} = 0;<%
|
||||||
}}%>
|
}}%>
|
||||||
uint32_t trap_state = 0, pending_trap = 0;
|
|
||||||
uint64_t icount = 0;
|
|
||||||
uint64_t instret = 0;
|
|
||||||
uint32_t last_branch;
|
|
||||||
} reg;
|
} reg;
|
||||||
#pragma pack(pop)
|
#pragma pack(pop)
|
||||||
|
uint32_t trap_state = 0, pending_trap = 0;
|
||||||
|
uint64_t icount = 0;
|
||||||
|
uint64_t cycle = 0;
|
||||||
|
uint64_t instret = 0;
|
||||||
|
uint32_t instruction = 0;
|
||||||
|
uint32_t last_branch = 0;
|
||||||
std::array<address_type, 4> addr_mode;
|
std::array<address_type, 4> addr_mode;
|
||||||
|
|
||||||
uint64_t interrupt_sim=0;
|
uint64_t interrupt_sim=0;
|
||||||
|
86
gen_input/templates/CORENAME_decoder.cpp.gtl
Normal file
86
gen_input/templates/CORENAME_decoder.cpp.gtl
Normal file
@ -0,0 +1,86 @@
|
|||||||
|
#include "${coreDef.name.toLowerCase()}.h"
|
||||||
|
#include <vector>
|
||||||
|
#include <array>
|
||||||
|
#include <cstdlib>
|
||||||
|
#include <algorithm>
|
||||||
|
|
||||||
|
namespace iss {
|
||||||
|
namespace arch {
|
||||||
|
namespace {
|
||||||
|
// according to
|
||||||
|
// https://stackoverflow.com/questions/8871204/count-number-of-1s-in-binary-representation
|
||||||
|
#ifdef __GCC__
|
||||||
|
constexpr size_t bit_count(uint32_t u) { return __builtin_popcount(u); }
|
||||||
|
#elif __cplusplus < 201402L
|
||||||
|
constexpr size_t uCount(uint32_t u) { return u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111); }
|
||||||
|
constexpr size_t bit_count(uint32_t u) { return ((uCount(u) + (uCount(u) >> 3)) & 030707070707) % 63; }
|
||||||
|
#else
|
||||||
|
constexpr size_t bit_count(uint32_t u) {
|
||||||
|
size_t uCount = u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111);
|
||||||
|
return ((uCount + (uCount >> 3)) & 030707070707) % 63;
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
|
||||||
|
using opcode_e = traits<${coreDef.name.toLowerCase()}>::opcode_e;
|
||||||
|
|
||||||
|
/****************************************************************************
|
||||||
|
* start opcode definitions
|
||||||
|
****************************************************************************/
|
||||||
|
struct instruction_desriptor {
|
||||||
|
size_t length;
|
||||||
|
uint32_t value;
|
||||||
|
uint32_t mask;
|
||||||
|
opcode_e op;
|
||||||
|
};
|
||||||
|
|
||||||
|
const std::array<instruction_desriptor, ${instructions.size}> instr_descr = {{
|
||||||
|
/* entries are: size, valid value, valid mask, function ptr */<%instructions.each{instr -> %>
|
||||||
|
{${instr.length}, ${instr.encoding}, ${instr.mask}, opcode_e::${instr.instruction.name}},<%}%>
|
||||||
|
}};
|
||||||
|
|
||||||
|
}
|
||||||
|
|
||||||
|
template<>
|
||||||
|
struct instruction_decoder<${coreDef.name.toLowerCase()}> {
|
||||||
|
using opcode_e = traits<${coreDef.name.toLowerCase()}>::opcode_e;
|
||||||
|
using code_word_t=traits<${coreDef.name.toLowerCase()}>::code_word_t;
|
||||||
|
|
||||||
|
struct instruction_pattern {
|
||||||
|
uint32_t value;
|
||||||
|
uint32_t mask;
|
||||||
|
opcode_e id;
|
||||||
|
};
|
||||||
|
|
||||||
|
std::array<std::vector<instruction_pattern>, 4> qlut;
|
||||||
|
|
||||||
|
template<typename T>
|
||||||
|
unsigned decode_instruction(T);
|
||||||
|
|
||||||
|
instruction_decoder() {
|
||||||
|
for (auto instr : instr_descr) {
|
||||||
|
auto quadrant = instr.value & 0x3;
|
||||||
|
qlut[quadrant].push_back(instruction_pattern{instr.value, instr.mask, instr.op});
|
||||||
|
}
|
||||||
|
for(auto& lut: qlut){
|
||||||
|
std::sort(std::begin(lut), std::end(lut), [](instruction_pattern const& a, instruction_pattern const& b){
|
||||||
|
return bit_count(a.mask) < bit_count(b.mask);
|
||||||
|
});
|
||||||
|
}
|
||||||
|
}
|
||||||
|
};
|
||||||
|
|
||||||
|
template<>
|
||||||
|
unsigned instruction_decoder<${coreDef.name.toLowerCase()}>::decode_instruction<traits<${coreDef.name.toLowerCase()}>::code_word_t>(traits<${coreDef.name.toLowerCase()}>::code_word_t instr){
|
||||||
|
auto res = std::find_if(std::begin(qlut[instr&0x3]), std::end(qlut[instr&0x3]), [instr](instruction_pattern const& e){
|
||||||
|
return !((instr&e.mask) ^ e.value );
|
||||||
|
});
|
||||||
|
return static_cast<unsigned>(res!=std::end(qlut[instr&0x3])? res->id : opcode_e::MAX_OPCODE);
|
||||||
|
}
|
||||||
|
|
||||||
|
|
||||||
|
std::unique_ptr<instruction_decoder<${coreDef.name.toLowerCase()}>> traits<${coreDef.name.toLowerCase()}>::get_decoder(){
|
||||||
|
return std::make_unique<instruction_decoder<${coreDef.name.toLowerCase()}>>();
|
||||||
|
}
|
||||||
|
|
||||||
|
}
|
||||||
|
}
|
@ -12,5 +12,6 @@
|
|||||||
${name}: <% instrList.findAll{!it.instruction.name.startsWith("__")}.each { %>
|
${name}: <% instrList.findAll{!it.instruction.name.startsWith("__")}.each { %>
|
||||||
- ${it.instruction.name}:
|
- ${it.instruction.name}:
|
||||||
encoding: ${it.encoding}
|
encoding: ${it.encoding}
|
||||||
mask: ${it.mask}<%}}%>
|
mask: ${it.mask}<%if(it.attributes.size) {%>
|
||||||
|
attributes: ${it.attributes}<%}}}%>
|
||||||
|
|
||||||
|
@ -36,11 +36,10 @@ def nativeTypeSize(int size){
|
|||||||
if(size<=8) return 8; else if(size<=16) return 16; else if(size<=32) return 32; else return 64;
|
if(size<=8) return 8; else if(size<=16) return 16; else if(size<=32) return 32; else return 64;
|
||||||
}
|
}
|
||||||
%>
|
%>
|
||||||
#include "../fp_functions.h"
|
|
||||||
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
|
|
||||||
#include <iss/arch/riscv_hart_m_p.h>
|
|
||||||
#include <iss/debugger/gdb_session.h>
|
#include <iss/debugger/gdb_session.h>
|
||||||
#include <iss/debugger/server.h>
|
#include <iss/debugger/server.h>
|
||||||
|
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
|
||||||
|
#include <iss/arch/riscv_hart_m_p.h>
|
||||||
#include <iss/iss.h>
|
#include <iss/iss.h>
|
||||||
#include <iss/interp/vm_base.h>
|
#include <iss/interp/vm_base.h>
|
||||||
#include <util/logging.h>
|
#include <util/logging.h>
|
||||||
@ -73,6 +72,7 @@ public:
|
|||||||
using addr_t = typename super::addr_t;
|
using addr_t = typename super::addr_t;
|
||||||
using reg_t = typename traits::reg_t;
|
using reg_t = typename traits::reg_t;
|
||||||
using mem_type_e = typename traits::mem_type_e;
|
using mem_type_e = typename traits::mem_type_e;
|
||||||
|
using opcode_e = typename traits::opcode_e;
|
||||||
|
|
||||||
vm_impl();
|
vm_impl();
|
||||||
|
|
||||||
@ -92,9 +92,9 @@ protected:
|
|||||||
using compile_ret_t = virt_addr_t;
|
using compile_ret_t = virt_addr_t;
|
||||||
using compile_func = compile_ret_t (this_class::*)(virt_addr_t &pc, code_word_t instr);
|
using compile_func = compile_ret_t (this_class::*)(virt_addr_t &pc, code_word_t instr);
|
||||||
|
|
||||||
inline const char *name(size_t index){return traits::reg_aliases.at(index);}
|
inline const char *name(size_t index){return index<traits::reg_aliases.size()?traits::reg_aliases[index]:"illegal";}
|
||||||
|
|
||||||
compile_func decode_inst(code_word_t instr) ;
|
typename arch::traits<ARCH>::opcode_e decode_inst_id(code_word_t instr);
|
||||||
virt_addr_t execute_inst(finish_cond_e cond, virt_addr_t start, uint64_t icount_limit) override;
|
virt_addr_t execute_inst(finish_cond_e cond, virt_addr_t start, uint64_t icount_limit) override;
|
||||||
|
|
||||||
// some compile time constants
|
// some compile time constants
|
||||||
@ -114,14 +114,14 @@ protected:
|
|||||||
struct instruction_pattern {
|
struct instruction_pattern {
|
||||||
uint32_t value;
|
uint32_t value;
|
||||||
uint32_t mask;
|
uint32_t mask;
|
||||||
compile_func opc;
|
typename arch::traits<ARCH>::opcode_e id;
|
||||||
};
|
};
|
||||||
|
|
||||||
std::array<std::vector<instruction_pattern>, 4> qlut;
|
std::array<std::vector<instruction_pattern>, 4> qlut;
|
||||||
|
|
||||||
inline void raise(uint16_t trap_id, uint16_t cause){
|
inline void raise(uint16_t trap_id, uint16_t cause){
|
||||||
auto trap_val = 0x80ULL << 24 | (cause << 16) | trap_id;
|
auto trap_val = 0x80ULL << 24 | (cause << 16) | trap_id;
|
||||||
this->template get_reg<uint32_t>(traits::TRAP_STATE) = trap_val;
|
this->core.trap_state = trap_val;
|
||||||
this->template get_reg<uint32_t>(traits::NEXT_PC) = std::numeric_limits<uint32_t>::max();
|
this->template get_reg<uint32_t>(traits::NEXT_PC) = std::numeric_limits<uint32_t>::max();
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -137,44 +137,6 @@ protected:
|
|||||||
using coro_t = boost::coroutines2::coroutine<void>::pull_type;
|
using coro_t = boost::coroutines2::coroutine<void>::pull_type;
|
||||||
std::vector<coro_t> spawn_blocks;
|
std::vector<coro_t> spawn_blocks;
|
||||||
|
|
||||||
template<typename T>
|
|
||||||
T& pc_assign(T& val){super::ex_info.branch_taken=true; return val;}
|
|
||||||
inline uint8_t readSpace1(typename super::mem_type_e space, uint64_t addr){
|
|
||||||
auto ret = super::template read_mem<uint8_t>(space, addr);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
return ret;
|
|
||||||
}
|
|
||||||
inline uint16_t readSpace2(typename super::mem_type_e space, uint64_t addr){
|
|
||||||
auto ret = super::template read_mem<uint16_t>(space, addr);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
return ret;
|
|
||||||
}
|
|
||||||
inline uint32_t readSpace4(typename super::mem_type_e space, uint64_t addr){
|
|
||||||
auto ret = super::template read_mem<uint32_t>(space, addr);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
return ret;
|
|
||||||
}
|
|
||||||
inline uint64_t readSpace8(typename super::mem_type_e space, uint64_t addr){
|
|
||||||
auto ret = super::template read_mem<uint64_t>(space, addr);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
return ret;
|
|
||||||
}
|
|
||||||
inline void writeSpace1(typename super::mem_type_e space, uint64_t addr, uint8_t data){
|
|
||||||
super::write_mem(space, addr, data);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
}
|
|
||||||
inline void writeSpace2(typename super::mem_type_e space, uint64_t addr, uint16_t data){
|
|
||||||
super::write_mem(space, addr, data);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
}
|
|
||||||
inline void writeSpace4(typename super::mem_type_e space, uint64_t addr, uint32_t data){
|
|
||||||
super::write_mem(space, addr, data);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
}
|
|
||||||
inline void writeSpace8(typename super::mem_type_e space, uint64_t addr, uint64_t data){
|
|
||||||
super::write_mem(space, addr, data);
|
|
||||||
if(this->template get_reg<uint32_t>(traits::TRAP_STATE)) throw 0;
|
|
||||||
}
|
|
||||||
template<unsigned W, typename U, typename S = typename std::make_signed<U>::type>
|
template<unsigned W, typename U, typename S = typename std::make_signed<U>::type>
|
||||||
inline S sext(U from) {
|
inline S sext(U from) {
|
||||||
auto mask = (1ULL<<W) - 1;
|
auto mask = (1ULL<<W) - 1;
|
||||||
@ -183,12 +145,15 @@ protected:
|
|||||||
}
|
}
|
||||||
|
|
||||||
inline void process_spawn_blocks() {
|
inline void process_spawn_blocks() {
|
||||||
|
if(spawn_blocks.size()==0) return;
|
||||||
|
std::swap(super::ex_info.branch_taken, super::ex_info.hw_branch_taken);
|
||||||
for(auto it = std::begin(spawn_blocks); it!=std::end(spawn_blocks);)
|
for(auto it = std::begin(spawn_blocks); it!=std::end(spawn_blocks);)
|
||||||
if(*it){
|
if(*it){
|
||||||
(*it)();
|
(*it)();
|
||||||
++it;
|
++it;
|
||||||
} else
|
} else
|
||||||
spawn_blocks.erase(it);
|
spawn_blocks.erase(it);
|
||||||
|
std::swap(super::ex_info.branch_taken, super::ex_info.hw_branch_taken);
|
||||||
}
|
}
|
||||||
<%functions.each{ it.eachLine { %>
|
<%functions.each{ it.eachLine { %>
|
||||||
${it}<%}%>
|
${it}<%}%>
|
||||||
@ -201,73 +166,13 @@ private:
|
|||||||
size_t length;
|
size_t length;
|
||||||
uint32_t value;
|
uint32_t value;
|
||||||
uint32_t mask;
|
uint32_t mask;
|
||||||
compile_func op;
|
typename arch::traits<ARCH>::opcode_e op;
|
||||||
};
|
};
|
||||||
|
|
||||||
const std::array<InstructionDesriptor, ${instructions.size}> instr_descr = {{
|
const std::array<InstructionDesriptor, ${instructions.size}> instr_descr = {{
|
||||||
/* entries are: size, valid value, valid mask, function ptr */<%instructions.each{instr -> %>
|
/* entries are: size, valid value, valid mask, function ptr */<%instructions.each{instr -> %>
|
||||||
/* instruction ${instr.instruction.name} */
|
{${instr.length}, ${instr.encoding}, ${instr.mask}, arch::traits<ARCH>::opcode_e::${instr.instruction.name}},<%}%>
|
||||||
{${instr.length}, ${instr.encoding}, ${instr.mask}, &this_class::__${generator.functionName(instr.name)}},<%}%>
|
|
||||||
}};
|
}};
|
||||||
|
|
||||||
/* instruction definitions */<%instructions.eachWithIndex{instr, idx -> %>
|
|
||||||
/* instruction ${idx}: ${instr.name} */
|
|
||||||
compile_ret_t __${generator.functionName(instr.name)}(virt_addr_t& pc, code_word_t instr){
|
|
||||||
// pre execution stuff
|
|
||||||
if(this->sync_exec && PRE_SYNC) this->do_sync(PRE_SYNC, ${idx});
|
|
||||||
<%instr.fields.eachLine{%>${it}
|
|
||||||
<%}%>if(this->disass_enabled){
|
|
||||||
/* generate console output when executing the command */
|
|
||||||
<%instr.disass.eachLine{%>${it}
|
|
||||||
<%}%>
|
|
||||||
}
|
|
||||||
auto* PC = reinterpret_cast<uint${addrDataWidth}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::PC]);
|
|
||||||
auto* NEXT_PC = reinterpret_cast<uint${addrDataWidth}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::NEXT_PC]);
|
|
||||||
auto* trap_state = reinterpret_cast<uint32_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::TRAP_STATE]);
|
|
||||||
// used registers<%instr.usedVariables.each{ k,v->
|
|
||||||
if(v.isArray) {%>
|
|
||||||
auto* ${k} = reinterpret_cast<uint${nativeTypeSize(v.type.size)}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::${k}0]);<% }else{ %>
|
|
||||||
auto* ${k} = reinterpret_cast<uint${nativeTypeSize(v.type.size)}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::${k}]);
|
|
||||||
<%}}%>// calculate next pc value
|
|
||||||
*NEXT_PC = *PC + ${instr.length/8};
|
|
||||||
// execute instruction
|
|
||||||
try {
|
|
||||||
<%instr.behavior.eachLine{%>${it}
|
|
||||||
<%}%>} catch(...){}
|
|
||||||
// post execution stuff
|
|
||||||
process_spawn_blocks();
|
|
||||||
if(this->sync_exec && POST_SYNC) this->do_sync(POST_SYNC, ${idx});
|
|
||||||
// trap check
|
|
||||||
if(*trap_state!=0){
|
|
||||||
super::core.enter_trap(*trap_state, pc.val, instr);
|
|
||||||
} else {
|
|
||||||
(*reinterpret_cast<uint64_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::ICOUNT]))++;
|
|
||||||
(*reinterpret_cast<uint64_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::INSTRET]))++;
|
|
||||||
}
|
|
||||||
(*reinterpret_cast<uint64_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::CYCLE]))++;
|
|
||||||
pc.val=*NEXT_PC;
|
|
||||||
return pc;
|
|
||||||
}
|
|
||||||
<%}%>
|
|
||||||
/****************************************************************************
|
|
||||||
* end opcode definitions
|
|
||||||
****************************************************************************/
|
|
||||||
compile_ret_t illegal_intruction(virt_addr_t &pc, code_word_t instr) {
|
|
||||||
this->do_sync(PRE_SYNC, static_cast<unsigned>(arch::traits<ARCH>::opcode_e::MAX_OPCODE));
|
|
||||||
uint32_t* PC = reinterpret_cast<uint32_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::PC]);
|
|
||||||
uint32_t* NEXT_PC = reinterpret_cast<uint32_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::NEXT_PC]);
|
|
||||||
*NEXT_PC = *PC + ((instr & 3) == 3 ? 4 : 2);
|
|
||||||
raise(0, 2);
|
|
||||||
// post execution stuff
|
|
||||||
if(this->sync_exec && POST_SYNC) this->do_sync(POST_SYNC, static_cast<unsigned>(arch::traits<ARCH>::opcode_e::MAX_OPCODE));
|
|
||||||
auto* trap_state = reinterpret_cast<uint32_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::TRAP_STATE]);
|
|
||||||
// trap check
|
|
||||||
if(*trap_state!=0){
|
|
||||||
super::core.enter_trap(*trap_state, pc.val, instr);
|
|
||||||
}
|
|
||||||
pc.val=*NEXT_PC;
|
|
||||||
return pc;
|
|
||||||
}
|
|
||||||
|
|
||||||
//static constexpr typename traits::addr_t upper_bits = ~traits::PGMASK;
|
//static constexpr typename traits::addr_t upper_bits = ~traits::PGMASK;
|
||||||
iss::status fetch_ins(virt_addr_t pc, uint8_t * data){
|
iss::status fetch_ins(virt_addr_t pc, uint8_t * data){
|
||||||
@ -307,6 +212,7 @@ constexpr size_t bit_count(uint32_t u) {
|
|||||||
template <typename ARCH>
|
template <typename ARCH>
|
||||||
vm_impl<ARCH>::vm_impl(ARCH &core, unsigned core_id, unsigned cluster_id)
|
vm_impl<ARCH>::vm_impl(ARCH &core, unsigned core_id, unsigned cluster_id)
|
||||||
: vm_base<ARCH>(core, core_id, cluster_id) {
|
: vm_base<ARCH>(core, core_id, cluster_id) {
|
||||||
|
unsigned id=0;
|
||||||
for (auto instr : instr_descr) {
|
for (auto instr : instr_descr) {
|
||||||
auto quadrant = instr.value & 0x3;
|
auto quadrant = instr.value & 0x3;
|
||||||
qlut[quadrant].push_back(instruction_pattern{instr.value, instr.mask, instr.op});
|
qlut[quadrant].push_back(instruction_pattern{instr.value, instr.mask, instr.op});
|
||||||
@ -327,39 +233,81 @@ inline bool is_jump_to_self_enabled(finish_cond_e cond){
|
|||||||
}
|
}
|
||||||
|
|
||||||
template <typename ARCH>
|
template <typename ARCH>
|
||||||
typename vm_impl<ARCH>::compile_func vm_impl<ARCH>::decode_inst(code_word_t instr){
|
typename arch::traits<ARCH>::opcode_e vm_impl<ARCH>::decode_inst_id(code_word_t instr){
|
||||||
for(auto& e: qlut[instr&0x3]){
|
for(auto& e: qlut[instr&0x3]){
|
||||||
if(!((instr&e.mask) ^ e.value )) return e.opc;
|
if(!((instr&e.mask) ^ e.value )) return e.id;
|
||||||
}
|
}
|
||||||
return &this_class::illegal_intruction;
|
return arch::traits<ARCH>::opcode_e::MAX_OPCODE;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename ARCH>
|
template <typename ARCH>
|
||||||
typename vm_base<ARCH>::virt_addr_t vm_impl<ARCH>::execute_inst(finish_cond_e cond, virt_addr_t start, uint64_t icount_limit){
|
typename vm_base<ARCH>::virt_addr_t vm_impl<ARCH>::execute_inst(finish_cond_e cond, virt_addr_t start, uint64_t icount_limit){
|
||||||
// we fetch at max 4 byte, alignment is 2
|
|
||||||
code_word_t insn = 0;
|
|
||||||
auto *const data = (uint8_t *)&insn;
|
|
||||||
auto pc=start;
|
auto pc=start;
|
||||||
|
auto* PC = reinterpret_cast<uint32_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::PC]);
|
||||||
|
auto* NEXT_PC = reinterpret_cast<uint32_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::NEXT_PC]);
|
||||||
|
auto& trap_state = this->core.trap_state;
|
||||||
|
auto& icount = this->core.icount;
|
||||||
|
auto& cycle = this->core.cycle;
|
||||||
|
auto& instret = this->core.instret;
|
||||||
|
auto& instr = this->core.instruction;
|
||||||
|
// we fetch at max 4 byte, alignment is 2
|
||||||
|
auto *const data = reinterpret_cast<uint8_t*>(&instr);
|
||||||
|
|
||||||
while(!this->core.should_stop() &&
|
while(!this->core.should_stop() &&
|
||||||
!(is_count_limit_enabled(cond) && this->core.get_icount() >= icount_limit)){
|
!(is_count_limit_enabled(cond) && this->core.get_icount() >= icount_limit)){
|
||||||
auto res = fetch_ins(pc, data);
|
if(fetch_ins(pc, data)!=iss::Ok){
|
||||||
if(res!=iss::Ok){
|
|
||||||
this->do_sync(POST_SYNC, std::numeric_limits<unsigned>::max());
|
this->do_sync(POST_SYNC, std::numeric_limits<unsigned>::max());
|
||||||
pc.val = super::core.enter_trap(std::numeric_limits<uint64_t>::max(), pc.val, 0);
|
pc.val = super::core.enter_trap(std::numeric_limits<uint64_t>::max(), pc.val, 0);
|
||||||
} else {
|
} else {
|
||||||
if (is_jump_to_self_enabled(cond) &&
|
if (is_jump_to_self_enabled(cond) &&
|
||||||
(insn == 0x0000006f || (insn&0xffff)==0xa001)) throw simulation_stopped(0); // 'J 0' or 'C.J 0'
|
(instr == 0x0000006f || (instr&0xffff)==0xa001)) throw simulation_stopped(0); // 'J 0' or 'C.J 0'
|
||||||
auto f = decode_inst(insn);
|
auto inst_id = decode_inst_id(instr);
|
||||||
auto old_pc = pc.val;
|
// pre execution stuff
|
||||||
pc = (this->*f)(pc, insn);
|
if(this->sync_exec && PRE_SYNC) this->do_sync(PRE_SYNC, static_cast<unsigned>(inst_id));
|
||||||
|
switch(inst_id){<%instructions.eachWithIndex{instr, idx -> %>
|
||||||
|
case arch::traits<ARCH>::opcode_e::${instr.name}: {
|
||||||
|
<%instr.fields.eachLine{%>${it}
|
||||||
|
<%}%>if(this->disass_enabled){
|
||||||
|
/* generate console output when executing the command */<%instr.disass.eachLine{%>
|
||||||
|
${it}<%}%>
|
||||||
|
}
|
||||||
|
// used registers<%instr.usedVariables.each{ k,v->
|
||||||
|
if(v.isArray) {%>
|
||||||
|
auto* ${k} = reinterpret_cast<uint${nativeTypeSize(v.type.size)}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::${k}0]);<% }else{ %>
|
||||||
|
auto* ${k} = reinterpret_cast<uint${nativeTypeSize(v.type.size)}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::${k}]);
|
||||||
|
<%}}%>// calculate next pc value
|
||||||
|
*NEXT_PC = *PC + ${instr.length/8};
|
||||||
|
// execute instruction<%instr.behavior.eachLine{%>
|
||||||
|
${it}<%}%>
|
||||||
|
TRAP_${instr.name}:break;
|
||||||
|
}// @suppress("No break at end of case")<%}%>
|
||||||
|
default: {
|
||||||
|
*NEXT_PC = *PC + ((instr & 3) == 3 ? 4 : 2);
|
||||||
|
raise(0, 2);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
// post execution stuff
|
||||||
|
process_spawn_blocks();
|
||||||
|
if(this->sync_exec && POST_SYNC) this->do_sync(POST_SYNC, static_cast<unsigned>(inst_id));
|
||||||
|
// if(!this->core.trap_state) // update trap state if there is a pending interrupt
|
||||||
|
// this->core.trap_state = this->core.pending_trap;
|
||||||
|
// trap check
|
||||||
|
if(trap_state!=0){
|
||||||
|
super::core.enter_trap(trap_state, pc.val, instr);
|
||||||
|
} else {
|
||||||
|
icount++;
|
||||||
|
instret++;
|
||||||
|
}
|
||||||
|
cycle++;
|
||||||
|
pc.val=*NEXT_PC;
|
||||||
this->core.reg.PC = this->core.reg.NEXT_PC;
|
this->core.reg.PC = this->core.reg.NEXT_PC;
|
||||||
this->core.reg.trap_state = this->core.reg.pending_trap;
|
this->core.trap_state = this->core.pending_trap;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
return pc;
|
return pc;
|
||||||
}
|
}
|
||||||
|
|
||||||
} // namespace mnrv32
|
}
|
||||||
|
|
||||||
template <>
|
template <>
|
||||||
std::unique_ptr<vm_if> create<arch::${coreDef.name.toLowerCase()}>(arch::${coreDef.name.toLowerCase()} *core, unsigned short port, bool dump) {
|
std::unique_ptr<vm_if> create<arch::${coreDef.name.toLowerCase()}>(arch::${coreDef.name.toLowerCase()} *core, unsigned short port, bool dump) {
|
||||||
|
@ -30,10 +30,10 @@
|
|||||||
*
|
*
|
||||||
*******************************************************************************/
|
*******************************************************************************/
|
||||||
|
|
||||||
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
|
|
||||||
#include <iss/arch/riscv_hart_m_p.h>
|
|
||||||
#include <iss/debugger/gdb_session.h>
|
#include <iss/debugger/gdb_session.h>
|
||||||
#include <iss/debugger/server.h>
|
#include <iss/debugger/server.h>
|
||||||
|
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
|
||||||
|
#include <iss/arch/riscv_hart_m_p.h>
|
||||||
#include <iss/iss.h>
|
#include <iss/iss.h>
|
||||||
#include <iss/llvm/vm_base.h>
|
#include <iss/llvm/vm_base.h>
|
||||||
#include <util/logging.h>
|
#include <util/logging.h>
|
||||||
|
1
incl/iss/arch/.gitignore
vendored
1
incl/iss/arch/.gitignore
vendored
@ -1 +0,0 @@
|
|||||||
/tgc_*.h
|
|
2
src-gen/.gitignore
vendored
Normal file
2
src-gen/.gitignore
vendored
Normal file
@ -0,0 +1,2 @@
|
|||||||
|
/iss
|
||||||
|
/vm
|
100
src/iss/arch/hwl.h
Normal file
100
src/iss/arch/hwl.h
Normal file
@ -0,0 +1,100 @@
|
|||||||
|
/*******************************************************************************
|
||||||
|
* Copyright (C) 2022 MINRES Technologies GmbH
|
||||||
|
* All rights reserved.
|
||||||
|
*
|
||||||
|
* Redistribution and use in source and binary forms, with or without
|
||||||
|
* modification, are permitted provided that the following conditions are met:
|
||||||
|
*
|
||||||
|
* 1. Redistributions of source code must retain the above copyright notice,
|
||||||
|
* this list of conditions and the following disclaimer.
|
||||||
|
*
|
||||||
|
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
||||||
|
* this list of conditions and the following disclaimer in the documentation
|
||||||
|
* and/or other materials provided with the distribution.
|
||||||
|
*
|
||||||
|
* 3. Neither the name of the copyright holder nor the names of its contributors
|
||||||
|
* may be used to endorse or promote products derived from this software
|
||||||
|
* without specific prior written permission.
|
||||||
|
*
|
||||||
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
||||||
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
||||||
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
||||||
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
||||||
|
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
||||||
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
||||||
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
||||||
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
||||||
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
||||||
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
||||||
|
* POSSIBILITY OF SUCH DAMAGE.
|
||||||
|
*
|
||||||
|
* Contributors:
|
||||||
|
* eyck@minres.com - initial implementation
|
||||||
|
******************************************************************************/
|
||||||
|
|
||||||
|
#ifndef _RISCV_HART_M_P_HWL_H
|
||||||
|
#define _RISCV_HART_M_P_HWL_H
|
||||||
|
|
||||||
|
#include <iss/vm_types.h>
|
||||||
|
|
||||||
|
namespace iss {
|
||||||
|
namespace arch {
|
||||||
|
|
||||||
|
template <typename BASE> class hwl : public BASE {
|
||||||
|
public:
|
||||||
|
using base_class = BASE;
|
||||||
|
using this_class = hwl<BASE>;
|
||||||
|
using reg_t = typename BASE::reg_t;
|
||||||
|
|
||||||
|
hwl();
|
||||||
|
virtual ~hwl() = default;
|
||||||
|
|
||||||
|
protected:
|
||||||
|
iss::status read_custom_csr_reg(unsigned addr, reg_t &val) override;
|
||||||
|
iss::status write_custom_csr_reg(unsigned addr, reg_t val) override;
|
||||||
|
};
|
||||||
|
|
||||||
|
|
||||||
|
template<typename BASE>
|
||||||
|
inline hwl<BASE>::hwl() {
|
||||||
|
for (unsigned addr = 0x800; addr < 0x803; ++addr){
|
||||||
|
this->register_custom_csr_rd(addr);
|
||||||
|
this->register_custom_csr_wr(addr);
|
||||||
|
}
|
||||||
|
for (unsigned addr = 0x804; addr < 0x807; ++addr){
|
||||||
|
this->register_custom_csr_rd(addr);
|
||||||
|
this->register_custom_csr_wr(addr);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
template<typename BASE>
|
||||||
|
inline iss::status iss::arch::hwl<BASE>::read_custom_csr_reg(unsigned addr, reg_t &val) {
|
||||||
|
switch(addr){
|
||||||
|
case 0x800: val = this->reg.lpstart0; break;
|
||||||
|
case 0x801: val = this->reg.lpend0; break;
|
||||||
|
case 0x802: val = this->reg.lpcount0; break;
|
||||||
|
case 0x804: val = this->reg.lpstart1; break;
|
||||||
|
case 0x805: val = this->reg.lpend1; break;
|
||||||
|
case 0x806: val = this->reg.lpcount1; break;
|
||||||
|
}
|
||||||
|
return iss::Ok;
|
||||||
|
}
|
||||||
|
|
||||||
|
template<typename BASE>
|
||||||
|
inline iss::status iss::arch::hwl<BASE>::write_custom_csr_reg(unsigned addr, reg_t val) {
|
||||||
|
switch(addr){
|
||||||
|
case 0x800: this->reg.lpstart0 = val; break;
|
||||||
|
case 0x801: this->reg.lpend0 = val; break;
|
||||||
|
case 0x802: this->reg.lpcount0 = val; break;
|
||||||
|
case 0x804: this->reg.lpstart1 = val; break;
|
||||||
|
case 0x805: this->reg.lpend1 = val; break;
|
||||||
|
case 0x806: this->reg.lpcount1 = val; break;
|
||||||
|
}
|
||||||
|
return iss::Ok;
|
||||||
|
}
|
||||||
|
|
||||||
|
} // namespace arch
|
||||||
|
} // namespace iss
|
||||||
|
|
||||||
|
|
||||||
|
#endif /* _RISCV_HART_M_P_H */
|
@ -43,7 +43,7 @@ namespace arch {
|
|||||||
|
|
||||||
enum { tohost_dflt = 0xF0001000, fromhost_dflt = 0xF0001040 };
|
enum { tohost_dflt = 0xF0001000, fromhost_dflt = 0xF0001040 };
|
||||||
|
|
||||||
enum features_e{FEAT_NONE, FEAT_PMP=1, FEAT_EXT_N=2, FEAT_CLIC=4, FEAT_DEBUG=8};
|
enum features_e{FEAT_NONE, FEAT_PMP=1, FEAT_EXT_N=2, FEAT_CLIC=4, FEAT_DEBUG=8, FEAT_TCM=16};
|
||||||
|
|
||||||
enum riscv_csr {
|
enum riscv_csr {
|
||||||
/* user-level CSR */
|
/* user-level CSR */
|
||||||
@ -115,10 +115,9 @@ enum riscv_csr {
|
|||||||
mip = 0x344,
|
mip = 0x344,
|
||||||
mxnti = 0x345, //CLIC
|
mxnti = 0x345, //CLIC
|
||||||
mintstatus = 0x346, // MRW Current interrupt levels (CLIC) - addr subject to change
|
mintstatus = 0x346, // MRW Current interrupt levels (CLIC) - addr subject to change
|
||||||
|
mintthresh = 0x347, // MRW Interrupt-level threshold (CLIC) - addr subject to change
|
||||||
mscratchcsw = 0x348, // MRW Conditional scratch swap on priv mode change (CLIC)
|
mscratchcsw = 0x348, // MRW Conditional scratch swap on priv mode change (CLIC)
|
||||||
mscratchcswl = 0x349, // MRW Conditional scratch swap on level change (CLIC)
|
mscratchcswl = 0x349, // MRW Conditional scratch swap on level change (CLIC)
|
||||||
mintthresh = 0x350, // MRW Interrupt-level threshold (CLIC) - addr subject to change
|
|
||||||
mclicbase = 0x351, // MRW Base address for CLIC memory mapped registers (CLIC) - addr subject to change
|
|
||||||
// Physical Memory Protection
|
// Physical Memory Protection
|
||||||
pmpcfg0 = 0x3A0,
|
pmpcfg0 = 0x3A0,
|
||||||
pmpcfg1 = 0x3A1,
|
pmpcfg1 = 0x3A1,
|
||||||
@ -188,7 +187,7 @@ enum {
|
|||||||
|
|
||||||
template <typename T> inline bool PTE_TABLE(T PTE) { return (((PTE) & (PTE_V | PTE_R | PTE_W | PTE_X)) == PTE_V); }
|
template <typename T> inline bool PTE_TABLE(T PTE) { return (((PTE) & (PTE_V | PTE_R | PTE_W | PTE_X)) == PTE_V); }
|
||||||
|
|
||||||
enum { PRIV_U = 0, PRIV_S = 1, PRIV_M = 3 };
|
enum { PRIV_U = 0, PRIV_S = 1, PRIV_M = 3, PRIV_D = 4};
|
||||||
|
|
||||||
enum {
|
enum {
|
||||||
ISA_A = 1,
|
ISA_A = 1,
|
||||||
@ -214,6 +213,14 @@ struct vm_info {
|
|||||||
bool is_active() { return levels; }
|
bool is_active() { return levels; }
|
||||||
};
|
};
|
||||||
|
|
||||||
|
struct feature_config {
|
||||||
|
uint64_t clic_base{0xc0000000};
|
||||||
|
unsigned clic_num_irq{16};
|
||||||
|
unsigned clic_num_trigger{0};
|
||||||
|
uint64_t tcm_base{0x10000000};
|
||||||
|
uint64_t tcm_size{0x8000};
|
||||||
|
};
|
||||||
|
|
||||||
class trap_load_access_fault : public trap_access {
|
class trap_load_access_fault : public trap_access {
|
||||||
public:
|
public:
|
||||||
trap_load_access_fault(uint64_t badaddr)
|
trap_load_access_fault(uint64_t badaddr)
|
||||||
@ -239,6 +246,49 @@ public:
|
|||||||
trap_store_page_fault(uint64_t badaddr)
|
trap_store_page_fault(uint64_t badaddr)
|
||||||
: trap_access(15 << 16, badaddr) {}
|
: trap_access(15 << 16, badaddr) {}
|
||||||
};
|
};
|
||||||
|
|
||||||
|
inline void read_reg_uint32(uint64_t offs, uint32_t& reg, uint8_t *const data, unsigned length) {
|
||||||
|
auto reg_ptr = reinterpret_cast<uint8_t*>(®);
|
||||||
|
switch (offs & 0x3) {
|
||||||
|
case 0:
|
||||||
|
for (auto i = 0U; i < length; ++i)
|
||||||
|
*(data + i) = *(reg_ptr + i);
|
||||||
|
break;
|
||||||
|
case 1:
|
||||||
|
for (auto i = 0U; i < length; ++i)
|
||||||
|
*(data + i) = *(reg_ptr + 1 + i);
|
||||||
|
break;
|
||||||
|
case 2:
|
||||||
|
for (auto i = 0U; i < length; ++i)
|
||||||
|
*(data + i) = *(reg_ptr + 2 + i);
|
||||||
|
break;
|
||||||
|
case 3:
|
||||||
|
*data = *(reg_ptr + 3);
|
||||||
|
break;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
inline void write_reg_uint32(uint64_t offs, uint32_t& reg, const uint8_t *const data, unsigned length) {
|
||||||
|
auto reg_ptr = reinterpret_cast<uint8_t*>(®);
|
||||||
|
switch (offs & 0x3) {
|
||||||
|
case 0:
|
||||||
|
for (auto i = 0U; i < length; ++i)
|
||||||
|
*(reg_ptr + i) = *(data + i);
|
||||||
|
break;
|
||||||
|
case 1:
|
||||||
|
for (auto i = 0U; i < length; ++i)
|
||||||
|
*(reg_ptr + 1 + i) = *(data + i);
|
||||||
|
break;
|
||||||
|
case 2:
|
||||||
|
for (auto i = 0U; i < length; ++i)
|
||||||
|
*(reg_ptr + 2 + i) = *(data + i);
|
||||||
|
break;
|
||||||
|
case 3:
|
||||||
|
*(reg_ptr + 3) = *data ;
|
||||||
|
break;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
@ -97,8 +97,10 @@ public:
|
|||||||
using reg_t = typename core::reg_t;
|
using reg_t = typename core::reg_t;
|
||||||
using addr_t = typename core::addr_t;
|
using addr_t = typename core::addr_t;
|
||||||
|
|
||||||
using rd_csr_f = iss::status (this_class::*)(unsigned addr, reg_t &);
|
using rd_csr_f = iss::status (this_class::*)(unsigned addr, reg_t &);
|
||||||
using wr_csr_f = iss::status (this_class::*)(unsigned addr, reg_t);
|
using wr_csr_f = iss::status (this_class::*)(unsigned addr, reg_t);
|
||||||
|
using mem_read_f = iss::status(phys_addr_t addr, unsigned, uint8_t *const);
|
||||||
|
using mem_write_f = iss::status(phys_addr_t addr, unsigned, uint8_t const *const);
|
||||||
|
|
||||||
// primary template
|
// primary template
|
||||||
template <class T, class Enable = void> struct hart_state {};
|
template <class T, class Enable = void> struct hart_state {};
|
||||||
@ -180,7 +182,7 @@ public:
|
|||||||
return traits<BASE>::MISA_VAL&0b0100?~1:~3;
|
return traits<BASE>::MISA_VAL&0b0100?~1:~3;
|
||||||
}
|
}
|
||||||
|
|
||||||
riscv_hart_m_p();
|
riscv_hart_m_p(feature_config cfg = feature_config{});
|
||||||
virtual ~riscv_hart_m_p() = default;
|
virtual ~riscv_hart_m_p() = default;
|
||||||
|
|
||||||
void reset(uint64_t address) override;
|
void reset(uint64_t address) override;
|
||||||
@ -192,28 +194,20 @@ public:
|
|||||||
iss::status write(const address_type type, const access_type access, const uint32_t space,
|
iss::status write(const address_type type, const access_type access, const uint32_t space,
|
||||||
const uint64_t addr, const unsigned length, const uint8_t *const data) override;
|
const uint64_t addr, const unsigned length, const uint8_t *const data) override;
|
||||||
|
|
||||||
virtual uint64_t enter_trap(uint64_t flags) override { return riscv_hart_m_p::enter_trap(flags, fault_data, fault_data); }
|
uint64_t enter_trap(uint64_t flags) override { return riscv_hart_m_p::enter_trap(flags, fault_data, fault_data); }
|
||||||
virtual uint64_t enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) override;
|
uint64_t enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) override;
|
||||||
virtual uint64_t leave_trap(uint64_t flags) override;
|
uint64_t leave_trap(uint64_t flags) override;
|
||||||
|
|
||||||
const reg_t& get_mhartid() const { return mhartid_reg; }
|
const reg_t& get_mhartid() const { return mhartid_reg; }
|
||||||
void set_mhartid(reg_t mhartid) { mhartid_reg = mhartid; };
|
void set_mhartid(reg_t mhartid) { mhartid_reg = mhartid; };
|
||||||
|
|
||||||
void disass_output(uint64_t pc, const std::string instr) override {
|
void disass_output(uint64_t pc, const std::string instr) override {
|
||||||
CLOG(INFO, disass) << fmt::format("0x{:016x} {:40} [s:0x{:x};c:{}]",
|
CLOG(INFO, disass) << fmt::format("0x{:016x} {:40} [s:0x{:x};c:{}]",
|
||||||
pc, instr, (reg_t)state.mstatus, this->reg.icount + cycle_offset);
|
pc, instr, (reg_t)state.mstatus, this->icount + cycle_offset);
|
||||||
};
|
};
|
||||||
|
|
||||||
iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
|
iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
|
||||||
|
|
||||||
void setMemReadCb(std::function<iss::status(phys_addr_t, unsigned, uint8_t* const)> const& memReadCb) {
|
|
||||||
mem_read_cb = memReadCb;
|
|
||||||
}
|
|
||||||
|
|
||||||
void setMemWriteCb(std::function<iss::status(phys_addr_t, unsigned, const uint8_t* const)> const& memWriteCb) {
|
|
||||||
mem_write_cb = memWriteCb;
|
|
||||||
}
|
|
||||||
|
|
||||||
void set_csr(unsigned addr, reg_t val){
|
void set_csr(unsigned addr, reg_t val){
|
||||||
csr[addr & csr.page_addr_mask] = val;
|
csr[addr & csr.page_addr_mask] = val;
|
||||||
}
|
}
|
||||||
@ -233,13 +227,17 @@ protected:
|
|||||||
*/
|
*/
|
||||||
const std::string core_type_name() const override { return traits<BASE>::core_type; }
|
const std::string core_type_name() const override { return traits<BASE>::core_type; }
|
||||||
|
|
||||||
uint64_t get_pc() override { return arch.get_pc(); };
|
uint64_t get_pc() override { return arch.reg.PC; };
|
||||||
|
|
||||||
uint64_t get_next_pc() override { return arch.get_next_pc(); };
|
uint64_t get_next_pc() override { return arch.reg.NEXT_PC; };
|
||||||
|
|
||||||
uint64_t get_instr_count() { return arch.reg.icount; }
|
uint64_t get_instr_word() override { return arch.instruction; }
|
||||||
|
|
||||||
uint64_t get_total_cycles() override { return arch.reg.icount + arch.cycle_offset; }
|
uint64_t get_instr_count() override { return arch.icount; }
|
||||||
|
|
||||||
|
uint64_t get_pendig_traps() override { return arch.trap_state; }
|
||||||
|
|
||||||
|
uint64_t get_total_cycles() override { return arch.icount + arch.cycle_offset; }
|
||||||
|
|
||||||
void set_curr_instr_cycles(unsigned cycles) override { arch.cycle_offset += cycles - 1; };
|
void set_curr_instr_cycles(unsigned cycles) override { arch.cycle_offset += cycles - 1; };
|
||||||
|
|
||||||
@ -247,8 +245,6 @@ protected:
|
|||||||
};
|
};
|
||||||
|
|
||||||
friend struct riscv_instrumentation_if;
|
friend struct riscv_instrumentation_if;
|
||||||
addr_t get_pc() { return this->reg.PC; }
|
|
||||||
addr_t get_next_pc() { return this->reg.NEXT_PC; }
|
|
||||||
|
|
||||||
virtual iss::status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data);
|
virtual iss::status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data);
|
||||||
virtual iss::status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data);
|
virtual iss::status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data);
|
||||||
@ -294,6 +290,8 @@ protected:
|
|||||||
};
|
};
|
||||||
std::vector<clic_int_reg_t> clic_int_reg;
|
std::vector<clic_int_reg_t> clic_int_reg;
|
||||||
|
|
||||||
|
std::vector<uint8_t> tcm;
|
||||||
|
|
||||||
iss::status read_csr_reg(unsigned addr, reg_t &val);
|
iss::status read_csr_reg(unsigned addr, reg_t &val);
|
||||||
iss::status write_csr_reg(unsigned addr, reg_t val);
|
iss::status write_csr_reg(unsigned addr, reg_t val);
|
||||||
iss::status read_null(unsigned addr, reg_t &val);
|
iss::status read_null(unsigned addr, reg_t &val);
|
||||||
@ -310,7 +308,6 @@ protected:
|
|||||||
iss::status read_ie(unsigned addr, reg_t &val);
|
iss::status read_ie(unsigned addr, reg_t &val);
|
||||||
iss::status write_ie(unsigned addr, reg_t val);
|
iss::status write_ie(unsigned addr, reg_t val);
|
||||||
iss::status read_ip(unsigned addr, reg_t &val);
|
iss::status read_ip(unsigned addr, reg_t &val);
|
||||||
iss::status write_ip(unsigned addr, reg_t val);
|
|
||||||
iss::status read_hartid(unsigned addr, reg_t &val);
|
iss::status read_hartid(unsigned addr, reg_t &val);
|
||||||
iss::status write_epc(unsigned addr, reg_t val);
|
iss::status write_epc(unsigned addr, reg_t val);
|
||||||
iss::status write_intstatus(unsigned addr, reg_t val);
|
iss::status write_intstatus(unsigned addr, reg_t val);
|
||||||
@ -321,29 +318,39 @@ protected:
|
|||||||
iss::status read_dpc_reg(unsigned addr, reg_t &val);
|
iss::status read_dpc_reg(unsigned addr, reg_t &val);
|
||||||
iss::status write_dpc_reg(unsigned addr, reg_t val);
|
iss::status write_dpc_reg(unsigned addr, reg_t val);
|
||||||
|
|
||||||
|
virtual iss::status read_custom_csr_reg(unsigned addr, reg_t &val) {return iss::status::Err;};
|
||||||
|
virtual iss::status write_custom_csr_reg(unsigned addr, reg_t val) {return iss::status::Err;};
|
||||||
|
|
||||||
|
void register_custom_csr_rd(unsigned addr){
|
||||||
|
csr_rd_cb[addr] = &this_class::read_custom_csr_reg;
|
||||||
|
}
|
||||||
|
void register_custom_csr_wr(unsigned addr){
|
||||||
|
csr_wr_cb[addr] = &this_class::write_custom_csr_reg;
|
||||||
|
}
|
||||||
|
|
||||||
reg_t mhartid_reg{0x0};
|
reg_t mhartid_reg{0x0};
|
||||||
std::function<iss::status(phys_addr_t, unsigned, uint8_t *const)>mem_read_cb;
|
|
||||||
std::function<iss::status(phys_addr_t, unsigned, const uint8_t *const)> mem_write_cb;
|
|
||||||
|
|
||||||
void check_interrupt();
|
void check_interrupt();
|
||||||
bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
|
bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
|
||||||
uint64_t clic_base_addr{0};
|
std::vector<std::tuple<uint64_t, uint64_t>> memfn_range;
|
||||||
unsigned clic_num_irq{0};
|
std::vector<std::function<mem_read_f>> memfn_read;
|
||||||
unsigned clic_num_trigger{0};
|
std::vector<std::function<mem_write_f>> memfn_write;
|
||||||
|
void insert_mem_range(uint64_t, uint64_t, std::function<mem_read_f>, std::function<mem_write_f>);
|
||||||
|
feature_config cfg;
|
||||||
unsigned mcause_max_irq{16};
|
unsigned mcause_max_irq{16};
|
||||||
inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
|
inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
|
||||||
};
|
};
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT>
|
template <typename BASE, features_e FEAT>
|
||||||
riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
|
riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p(feature_config cfg)
|
||||||
: state()
|
: state()
|
||||||
, instr_if(*this) {
|
, instr_if(*this)
|
||||||
|
, cfg(cfg) {
|
||||||
// reset values
|
// reset values
|
||||||
csr[misa] = traits<BASE>::MISA_VAL;
|
csr[misa] = traits<BASE>::MISA_VAL;
|
||||||
csr[mvendorid] = 0x669;
|
csr[mvendorid] = 0x669;
|
||||||
csr[marchid] = traits<BASE>::MARCHID_VAL;
|
csr[marchid] = traits<BASE>::MARCHID_VAL;
|
||||||
csr[mimpid] = 1;
|
csr[mimpid] = 1;
|
||||||
csr[mclicbase] = 0xc0000000; // TODO: should be taken from YAML file
|
|
||||||
|
|
||||||
uart_buf.str("");
|
uart_buf.str("");
|
||||||
for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
|
for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
|
||||||
@ -366,7 +373,10 @@ riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
|
|||||||
//csr_wr_cb[addr] = &this_class::write_csr_reg;
|
//csr_wr_cb[addr] = &this_class::write_csr_reg;
|
||||||
}
|
}
|
||||||
// common regs
|
// common regs
|
||||||
const std::array<unsigned, 10> addrs{{misa, mvendorid, marchid, mimpid, mepc, mtvec, mscratch, mcause, mtval, mscratch}};
|
const std::array<unsigned, 9> addrs{{
|
||||||
|
misa, mvendorid, marchid, mimpid,
|
||||||
|
mepc, mtvec, mscratch, mcause, mtval
|
||||||
|
}};
|
||||||
for(auto addr: addrs) {
|
for(auto addr: addrs) {
|
||||||
csr_rd_cb[addr] = &this_class::read_csr_reg;
|
csr_rd_cb[addr] = &this_class::read_csr_reg;
|
||||||
csr_wr_cb[addr] = &this_class::write_csr_reg;
|
csr_wr_cb[addr] = &this_class::write_csr_reg;
|
||||||
@ -393,7 +403,7 @@ riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
|
|||||||
csr_rd_cb[mtvec] = &this_class::read_tvec;
|
csr_rd_cb[mtvec] = &this_class::read_tvec;
|
||||||
csr_wr_cb[mepc] = &this_class::write_epc;
|
csr_wr_cb[mepc] = &this_class::write_epc;
|
||||||
csr_rd_cb[mip] = &this_class::read_ip;
|
csr_rd_cb[mip] = &this_class::read_ip;
|
||||||
csr_wr_cb[mip] = &this_class::write_ip;
|
csr_wr_cb[mip] = &this_class::write_null;
|
||||||
csr_rd_cb[mie] = &this_class::read_ie;
|
csr_rd_cb[mie] = &this_class::read_ie;
|
||||||
csr_wr_cb[mie] = &this_class::write_ie;
|
csr_wr_cb[mie] = &this_class::write_ie;
|
||||||
csr_rd_cb[mhartid] = &this_class::read_hartid;
|
csr_rd_cb[mhartid] = &this_class::read_hartid;
|
||||||
@ -401,6 +411,42 @@ riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
|
|||||||
csr_wr_cb[mvendorid] = &this_class::write_null;
|
csr_wr_cb[mvendorid] = &this_class::write_null;
|
||||||
csr_wr_cb[marchid] = &this_class::write_null;
|
csr_wr_cb[marchid] = &this_class::write_null;
|
||||||
csr_wr_cb[mimpid] = &this_class::write_null;
|
csr_wr_cb[mimpid] = &this_class::write_null;
|
||||||
|
if(FEAT & FEAT_CLIC) {
|
||||||
|
csr_rd_cb[mtvt] = &this_class::read_csr_reg;
|
||||||
|
csr_wr_cb[mtvt] = &this_class::write_csr_reg;
|
||||||
|
csr_rd_cb[mxnti] = &this_class::read_csr_reg;
|
||||||
|
csr_wr_cb[mxnti] = &this_class::write_csr_reg;
|
||||||
|
csr_rd_cb[mintstatus] = &this_class::read_csr_reg;
|
||||||
|
csr_wr_cb[mintstatus] = &this_class::write_null;
|
||||||
|
csr_rd_cb[mscratchcsw] = &this_class::read_csr_reg;
|
||||||
|
csr_wr_cb[mscratchcsw] = &this_class::write_csr_reg;
|
||||||
|
csr_rd_cb[mscratchcswl] = &this_class::read_csr_reg;
|
||||||
|
csr_wr_cb[mscratchcswl] = &this_class::write_csr_reg;
|
||||||
|
csr_rd_cb[mintthresh] = &this_class::read_csr_reg;
|
||||||
|
csr_wr_cb[mintthresh] = &this_class::write_intthresh;
|
||||||
|
|
||||||
|
clic_int_reg.resize(cfg.clic_num_irq, clic_int_reg_t{.raw=0});
|
||||||
|
clic_cfg_reg=0x20;
|
||||||
|
clic_info_reg = (/*CLICINTCTLBITS*/ 4U<<21) + cfg.clic_num_irq;
|
||||||
|
mcause_max_irq=cfg.clic_num_irq+16;
|
||||||
|
insert_mem_range(cfg.clic_base, 0x5000UL,
|
||||||
|
[this](phys_addr_t addr, unsigned length, uint8_t * const data) { return read_clic(addr.val, length, data);},
|
||||||
|
[this](phys_addr_t addr, unsigned length, uint8_t const * const data) {return write_clic(addr.val, length, data);});
|
||||||
|
}
|
||||||
|
if(FEAT & FEAT_TCM) {
|
||||||
|
tcm.resize(cfg.tcm_size);
|
||||||
|
std::function<mem_read_f> read_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t * const data) {
|
||||||
|
auto offset=addr.val-this->cfg.tcm_base;
|
||||||
|
std::copy(tcm.data() + offset, tcm.data() + offset + length, data);
|
||||||
|
return iss::Ok;
|
||||||
|
};
|
||||||
|
std::function<mem_write_f> write_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {
|
||||||
|
auto offset=addr.val-this->cfg.tcm_base;
|
||||||
|
std::copy(data, data + length, tcm.data() + offset);
|
||||||
|
return iss::Ok;
|
||||||
|
};
|
||||||
|
insert_mem_range(cfg.tcm_base, cfg.tcm_size, read_clic_cb, write_clic_cb);
|
||||||
|
}
|
||||||
if(FEAT & FEAT_DEBUG){
|
if(FEAT & FEAT_DEBUG){
|
||||||
csr_wr_cb[dscratch0] = &this_class::write_dcsr_reg;
|
csr_wr_cb[dscratch0] = &this_class::write_dcsr_reg;
|
||||||
csr_rd_cb[dscratch0] = &this_class::read_dcsr_reg;
|
csr_rd_cb[dscratch0] = &this_class::read_dcsr_reg;
|
||||||
@ -418,10 +464,10 @@ template <typename BASE, features_e FEAT> std::pair<uint64_t, bool> riscv_hart_m
|
|||||||
if (fp) {
|
if (fp) {
|
||||||
std::array<char, 5> buf;
|
std::array<char, 5> buf;
|
||||||
auto n = fread(buf.data(), 1, 4, fp);
|
auto n = fread(buf.data(), 1, 4, fp);
|
||||||
|
fclose(fp);
|
||||||
if (n != 4) throw std::runtime_error("input file has insufficient size");
|
if (n != 4) throw std::runtime_error("input file has insufficient size");
|
||||||
buf[4] = 0;
|
buf[4] = 0;
|
||||||
if (strcmp(buf.data() + 1, "ELF") == 0) {
|
if (strcmp(buf.data() + 1, "ELF") == 0) {
|
||||||
fclose(fp);
|
|
||||||
// Create elfio reader
|
// Create elfio reader
|
||||||
ELFIO::elfio reader;
|
ELFIO::elfio reader;
|
||||||
// Load ELF data
|
// Load ELF data
|
||||||
@ -479,6 +525,20 @@ template <typename BASE, features_e FEAT> std::pair<uint64_t, bool> riscv_hart_m
|
|||||||
throw std::runtime_error("memory load file not found");
|
throw std::runtime_error("memory load file not found");
|
||||||
}
|
}
|
||||||
|
|
||||||
|
template<typename BASE, features_e FEAT>
|
||||||
|
inline void riscv_hart_m_p<BASE, FEAT>::insert_mem_range(uint64_t base, uint64_t size, std::function<mem_read_f> rd_f,
|
||||||
|
std::function<mem_write_f> wr_fn) {
|
||||||
|
std::tuple<uint64_t, uint64_t> entry{base, size};
|
||||||
|
auto it = std::upper_bound( memfn_range.begin(), memfn_range.end(), entry,
|
||||||
|
[](std::tuple<uint64_t, uint64_t> const& a, std::tuple<uint64_t, uint64_t> const& b){
|
||||||
|
return std::get<0>(a)<std::get<0>(b);
|
||||||
|
});
|
||||||
|
auto idx = std::distance(memfn_range.begin(), it);
|
||||||
|
memfn_range.insert(it, entry);
|
||||||
|
memfn_read.insert(std::begin(memfn_read)+idx, rd_f);
|
||||||
|
memfn_write.insert(std::begin(memfn_write)+idx, wr_fn);
|
||||||
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT>
|
template <typename BASE, features_e FEAT>
|
||||||
iss::status riscv_hart_m_p<BASE, FEAT>::read(const address_type type, const access_type access, const uint32_t space,
|
iss::status riscv_hart_m_p<BASE, FEAT>::read(const address_type type, const access_type access, const uint32_t space,
|
||||||
const uint64_t addr, const unsigned length, uint8_t *const data) {
|
const uint64_t addr, const unsigned length, uint8_t *const data) {
|
||||||
@ -494,29 +554,40 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read(const address_type type, const acce
|
|||||||
try {
|
try {
|
||||||
switch (space) {
|
switch (space) {
|
||||||
case traits<BASE>::MEM: {
|
case traits<BASE>::MEM: {
|
||||||
if (unlikely((access == iss::access_type::FETCH || access == iss::access_type::DEBUG_FETCH) && (addr & 0x1) == 1)) {
|
auto alignment = is_fetch(access)? (traits<BASE>::MISA_VAL&0x100? 2 : 4) : length;
|
||||||
|
if (unlikely(is_fetch(access) && (addr&(alignment-1)))) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (is_debug(access)) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31); // issue trap 0
|
this->trap_state = (1UL << 31); // issue trap 0
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
try {
|
try {
|
||||||
auto alignment = access == iss::access_type::FETCH? (traits<BASE>::MISA_VAL&0x100? 2 : 4) : length;
|
if(!is_debug(access) && (addr&(alignment-1))){
|
||||||
if(alignment>1 && (addr&(alignment-1))){
|
this->trap_state = (1UL << 31) | 4<<16;
|
||||||
this->reg.trap_state = 1<<31 | 4<<16;
|
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
auto res = type==iss::address_type::PHYSICAL?
|
auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
|
||||||
read_mem( BASE::v2p(phys_addr_t{access, space, addr}), length, data):
|
auto res = iss::Err;
|
||||||
read_mem( BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
|
if(access != access_type::FETCH && memfn_range.size()){
|
||||||
|
auto it = std::find_if(std::begin(memfn_range), std::end(memfn_range), [phys_addr](std::tuple<uint64_t, uint64_t> const& a){
|
||||||
|
return std::get<0>(a)<=phys_addr.val && (std::get<0>(a)+std::get<1>(a))>phys_addr.val;
|
||||||
|
});
|
||||||
|
if(it!=std::end(memfn_range)) {
|
||||||
|
auto idx = std::distance(std::begin(memfn_range), it);
|
||||||
|
res = memfn_read[idx](phys_addr, length, data);
|
||||||
|
} else
|
||||||
|
res = read_mem( phys_addr, length, data);
|
||||||
|
} else {
|
||||||
|
res = read_mem( phys_addr, length, data);
|
||||||
|
}
|
||||||
if (unlikely(res != iss::Ok)){
|
if (unlikely(res != iss::Ok)){
|
||||||
this->reg.trap_state = (1 << 31) | (5 << 16); // issue trap 5 (load access fault
|
this->trap_state = (1UL << 31) | (5 << 16); // issue trap 5 (load access fault
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
}
|
}
|
||||||
return res;
|
return res;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -542,7 +613,7 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read(const address_type type, const acce
|
|||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -580,25 +651,36 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write(const address_type type, const acc
|
|||||||
if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
|
if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31); // issue trap 0
|
this->trap_state = (1UL << 31); // issue trap 0
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
try {
|
try {
|
||||||
if(!(access && iss::access_type::DEBUG) && length>1 && (addr&(length-1))){
|
if(length>1 && (addr&(length-1)) && (access&access_type::DEBUG) != access_type::DEBUG){
|
||||||
this->reg.trap_state = 1<<31 | 6<<16;
|
this->trap_state = (1UL << 31) | 6<<16;
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
auto res = type==iss::address_type::PHYSICAL?
|
auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
|
||||||
write_mem(phys_addr_t{access, space, addr}, length, data):
|
auto res = iss::Err;
|
||||||
write_mem(BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
|
if(access != access_type::FETCH && memfn_range.size()){
|
||||||
|
auto it = std::find_if(std::begin(memfn_range), std::end(memfn_range), [phys_addr](std::tuple<uint64_t, uint64_t> const& a){
|
||||||
|
return std::get<0>(a)<=phys_addr.val && (std::get<0>(a)+std::get<1>(a))>phys_addr.val;
|
||||||
|
});
|
||||||
|
if(it!=std::end(memfn_range)) {
|
||||||
|
auto idx = std::distance(std::begin(memfn_range), it);
|
||||||
|
res = memfn_write[idx]( phys_addr, length, data);
|
||||||
|
} else
|
||||||
|
res = write_mem( phys_addr, length, data);
|
||||||
|
} else {
|
||||||
|
res = write_mem( phys_addr, length, data);
|
||||||
|
}
|
||||||
if (unlikely(res != iss::Ok)) {
|
if (unlikely(res != iss::Ok)) {
|
||||||
this->reg.trap_state = (1 << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
|
this->trap_state = (1UL << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
}
|
}
|
||||||
return res;
|
return res;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -658,7 +740,7 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write(const address_type type, const acc
|
|||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -704,7 +786,7 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
|
|||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_cycle(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_cycle(unsigned addr, reg_t &val) {
|
||||||
auto cycle_val = this->reg.icount + cycle_offset;
|
auto cycle_val = this->icount + cycle_offset;
|
||||||
if (addr == mcycle) {
|
if (addr == mcycle) {
|
||||||
val = static_cast<reg_t>(cycle_val);
|
val = static_cast<reg_t>(cycle_val);
|
||||||
} else if (addr == mcycleh) {
|
} else if (addr == mcycleh) {
|
||||||
@ -726,16 +808,16 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
|
|||||||
mcycle_csr = (static_cast<uint64_t>(val)<<32) + (mcycle_csr & 0xffffffff);
|
mcycle_csr = (static_cast<uint64_t>(val)<<32) + (mcycle_csr & 0xffffffff);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
cycle_offset = mcycle_csr-this->reg.icount; // TODO: relying on wrap-around
|
cycle_offset = mcycle_csr-this->icount; // TODO: relying on wrap-around
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_instret(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_instret(unsigned addr, reg_t &val) {
|
||||||
if ((addr&0xff) == (minstret&0xff)) {
|
if ((addr&0xff) == (minstret&0xff)) {
|
||||||
val = static_cast<reg_t>(this->reg.instret);
|
val = static_cast<reg_t>(this->instret);
|
||||||
} else if ((addr&0xff) == (minstreth&0xff)) {
|
} else if ((addr&0xff) == (minstreth&0xff)) {
|
||||||
if (sizeof(typename traits<BASE>::reg_t) != 4) return iss::Err;
|
if (sizeof(typename traits<BASE>::reg_t) != 4) return iss::Err;
|
||||||
val = static_cast<reg_t>(this->reg.instret >> 32);
|
val = static_cast<reg_t>(this->instret >> 32);
|
||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
@ -744,20 +826,20 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
|
|||||||
if (sizeof(typename traits<BASE>::reg_t) != 4) {
|
if (sizeof(typename traits<BASE>::reg_t) != 4) {
|
||||||
if ((addr&0xff) == (minstreth&0xff))
|
if ((addr&0xff) == (minstreth&0xff))
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
this->reg.instret = static_cast<uint64_t>(val);
|
this->instret = static_cast<uint64_t>(val);
|
||||||
} else {
|
} else {
|
||||||
if ((addr&0xff) == (minstret&0xff)) {
|
if ((addr&0xff) == (minstret&0xff)) {
|
||||||
this->reg.instret = (this->reg.instret & 0xffffffff00000000) + val;
|
this->instret = (this->instret & 0xffffffff00000000) + val;
|
||||||
} else {
|
} else {
|
||||||
this->reg.instret = (static_cast<uint64_t>(val)<<32) + (this->reg.instret & 0xffffffff);
|
this->instret = (static_cast<uint64_t>(val)<<32) + (this->instret & 0xffffffff);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
this->reg.instret--;
|
this->instret--;
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_time(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_time(unsigned addr, reg_t &val) {
|
||||||
uint64_t time_val = this->reg.icount / (100000000 / 32768 - 1); //-> ~3052;
|
uint64_t time_val = this->icount / (100000000 / 32768 - 1); //-> ~3052;
|
||||||
if (addr == time) {
|
if (addr == time) {
|
||||||
val = static_cast<reg_t>(time_val);
|
val = static_cast<reg_t>(time_val);
|
||||||
} else if (addr == timeh) {
|
} else if (addr == timeh) {
|
||||||
@ -768,7 +850,7 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
|
|||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_tvec(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_tvec(unsigned addr, reg_t &val) {
|
||||||
val = csr[mtvec] & ~2;
|
val = csr[addr] & ~2;
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -784,7 +866,7 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
|
|||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::write_cause(unsigned addr, reg_t val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::write_cause(unsigned addr, reg_t val) {
|
||||||
csr[mcause] = val & ((1UL<<(traits<BASE>::XLEN-1))| (mcause_max_irq-1));
|
csr[addr] = val & ((1UL<<(traits<BASE>::XLEN-1))| (mcause_max_irq-1));
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -812,14 +894,6 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
|
|||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::write_ip(unsigned addr, reg_t val) {
|
|
||||||
auto mask = get_irq_mask();
|
|
||||||
mask &= 0xf; // only xSIP is writable
|
|
||||||
csr[mip] = (csr[mip] & ~mask) | (val & mask);
|
|
||||||
check_interrupt();
|
|
||||||
return iss::Ok;
|
|
||||||
}
|
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::write_epc(unsigned addr, reg_t val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::write_epc(unsigned addr, reg_t val) {
|
||||||
csr[addr] = val & get_pc_mask();
|
csr[addr] = val & get_pc_mask();
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
@ -864,9 +938,14 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
|
|||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
template<typename BASE, features_e FEAT>
|
||||||
|
iss::status riscv_hart_m_p<BASE, FEAT>::write_intthresh(unsigned addr, reg_t val) {
|
||||||
|
csr[addr]= val &0xff;
|
||||||
|
return iss::Ok;
|
||||||
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT>
|
template <typename BASE, features_e FEAT>
|
||||||
iss::status riscv_hart_m_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
|
iss::status riscv_hart_m_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
|
||||||
if(mem_read_cb) return mem_read_cb(paddr, length, data);
|
|
||||||
switch (paddr.val) {
|
switch (paddr.val) {
|
||||||
case 0x0200BFF8: { // CLINT base, mtime reg
|
case 0x0200BFF8: { // CLINT base, mtime reg
|
||||||
if (sizeof(reg_t) < length) return iss::Err;
|
if (sizeof(reg_t) < length) return iss::Err;
|
||||||
@ -878,7 +957,7 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned len
|
|||||||
const mem_type::page_type &p = mem(paddr.val / mem.page_size);
|
const mem_type::page_type &p = mem(paddr.val / mem.page_size);
|
||||||
uint64_t offs = paddr.val & mem.page_addr_mask;
|
uint64_t offs = paddr.val & mem.page_addr_mask;
|
||||||
std::copy(p.data() + offs, p.data() + offs + length, data);
|
std::copy(p.data() + offs, p.data() + offs + length, data);
|
||||||
if (this->reg.icount > 30000) data[3] |= 0x80;
|
if (this->icount > 30000) data[3] |= 0x80;
|
||||||
} break;
|
} break;
|
||||||
default: {
|
default: {
|
||||||
for(auto offs=0U; offs<length; ++offs) {
|
for(auto offs=0U; offs<length; ++offs) {
|
||||||
@ -891,14 +970,12 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned len
|
|||||||
|
|
||||||
template <typename BASE, features_e FEAT>
|
template <typename BASE, features_e FEAT>
|
||||||
iss::status riscv_hart_m_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
|
iss::status riscv_hart_m_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
|
||||||
if(mem_write_cb) return mem_write_cb(paddr, length, data);
|
|
||||||
switch (paddr.val) {
|
switch (paddr.val) {
|
||||||
case 0x10013000: // UART0 base, TXFIFO reg
|
case 0x10013000: // UART0 base, TXFIFO reg
|
||||||
case 0x10023000: // UART1 base, TXFIFO reg
|
case 0x10023000: // UART1 base, TXFIFO reg
|
||||||
uart_buf << (char)data[0];
|
uart_buf << (char)data[0];
|
||||||
if (((char)data[0]) == '\n' || data[0] == 0) {
|
if (((char)data[0]) == '\n' || data[0] == 0) {
|
||||||
// LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send
|
LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send '"<<uart_buf.str()<<"'";
|
||||||
// '"<<uart_buf.str()<<"'";
|
|
||||||
std::cout << uart_buf.str();
|
std::cout << uart_buf.str();
|
||||||
uart_buf.str("");
|
uart_buf.str("");
|
||||||
}
|
}
|
||||||
@ -938,7 +1015,7 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned le
|
|||||||
LOG(INFO) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
|
LOG(INFO) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
|
||||||
<< "), stopping simulation";
|
<< "), stopping simulation";
|
||||||
}
|
}
|
||||||
this->reg.trap_state=std::numeric_limits<uint32_t>::max();
|
this->trap_state=std::numeric_limits<uint32_t>::max();
|
||||||
this->interrupt_sim=hostvar;
|
this->interrupt_sim=hostvar;
|
||||||
break;
|
break;
|
||||||
//throw(iss::simulation_stopped(hostvar));
|
//throw(iss::simulation_stopped(hostvar));
|
||||||
@ -967,6 +1044,43 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned le
|
|||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
template<typename BASE, features_e FEAT>
|
||||||
|
iss::status riscv_hart_m_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned length, uint8_t *const data) {
|
||||||
|
if(addr==cfg.clic_base) { // cliccfg
|
||||||
|
*data=clic_cfg_reg;
|
||||||
|
for(auto i=1; i<length; ++i) *(data+i)=0;
|
||||||
|
} else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+8)){ // clicinfo
|
||||||
|
read_reg_uint32(addr, clic_info_reg, data, length);
|
||||||
|
} else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
|
||||||
|
auto offset = ((addr&0x7fff)-0x40)/4;
|
||||||
|
read_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
|
||||||
|
} else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
|
||||||
|
auto offset = ((addr&0x7fff)-0x1000)/4;
|
||||||
|
read_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
|
||||||
|
} else {
|
||||||
|
for(auto i = 0U; i<length; ++i) *(data+i)=0;
|
||||||
|
}
|
||||||
|
return iss::Ok;
|
||||||
|
}
|
||||||
|
|
||||||
|
template<typename BASE, features_e FEAT>
|
||||||
|
iss::status riscv_hart_m_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned length, const uint8_t *const data) {
|
||||||
|
if(addr==cfg.clic_base) { // cliccfg
|
||||||
|
clic_cfg_reg = *data;
|
||||||
|
clic_cfg_reg&= 0x7e;
|
||||||
|
// } else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+4)){ // clicinfo
|
||||||
|
// write_uint32(addr, clic_info_reg, data, length);
|
||||||
|
} else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
|
||||||
|
auto offset = ((addr&0x7fff)-0x40)/4;
|
||||||
|
write_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
|
||||||
|
} else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
|
||||||
|
auto offset = ((addr&0x7fff)-0x1000)/4;
|
||||||
|
write_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
|
||||||
|
clic_int_reg[offset].raw &= 0xf0c70101; // clicIntCtlBits->0xf0, clicintattr->0xc7, clicintie->0x1, clicintip->0x1
|
||||||
|
}
|
||||||
|
return iss::Ok;
|
||||||
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> inline void riscv_hart_m_p<BASE, FEAT>::reset(uint64_t address) {
|
template <typename BASE, features_e FEAT> inline void riscv_hart_m_p<BASE, FEAT>::reset(uint64_t address) {
|
||||||
BASE::reset(address);
|
BASE::reset(address);
|
||||||
state.mstatus = hart_state_type::mstatus_reset_val;
|
state.mstatus = hart_state_type::mstatus_reset_val;
|
||||||
@ -980,8 +1094,8 @@ template <typename BASE, features_e FEAT> void riscv_hart_m_p<BASE, FEAT>::check
|
|||||||
// any synchronous traps.
|
// any synchronous traps.
|
||||||
auto ena_irq = csr[mip] & csr[mie];
|
auto ena_irq = csr[mip] & csr[mie];
|
||||||
|
|
||||||
bool mie = state.mstatus.MIE;
|
bool mstatus_mie = state.mstatus.MIE;
|
||||||
auto m_enabled = this->reg.PRIV < PRIV_M || (this->reg.PRIV == PRIV_M && mie);
|
auto m_enabled = this->reg.PRIV < PRIV_M || mstatus_mie;
|
||||||
auto enabled_interrupts = m_enabled ? ena_irq : 0;
|
auto enabled_interrupts = m_enabled ? ena_irq : 0;
|
||||||
|
|
||||||
if (enabled_interrupts != 0) {
|
if (enabled_interrupts != 0) {
|
||||||
@ -990,7 +1104,7 @@ template <typename BASE, features_e FEAT> void riscv_hart_m_p<BASE, FEAT>::check
|
|||||||
enabled_interrupts >>= 1;
|
enabled_interrupts >>= 1;
|
||||||
res++;
|
res++;
|
||||||
}
|
}
|
||||||
this->reg.pending_trap = res << 16 | 1; // 0x80 << 24 | (cause << 16) | trap_id
|
this->pending_trap = res << 16 | 1; // 0x80 << 24 | (cause << 16) | trap_id
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -1000,6 +1114,7 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::e
|
|||||||
auto trap_id = bit_sub<0, 16>(flags);
|
auto trap_id = bit_sub<0, 16>(flags);
|
||||||
auto cause = bit_sub<16, 15>(flags);
|
auto cause = bit_sub<16, 15>(flags);
|
||||||
// calculate effective privilege level
|
// calculate effective privilege level
|
||||||
|
unsigned new_priv = PRIV_M;
|
||||||
if (trap_id == 0) { // exception
|
if (trap_id == 0) { // exception
|
||||||
if (cause == 11) cause = 0x8 + PRIV_M; // adjust environment call cause
|
if (cause == 11) cause = 0x8 + PRIV_M; // adjust environment call cause
|
||||||
// store ret addr in xepc register
|
// store ret addr in xepc register
|
||||||
@ -1019,10 +1134,13 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::e
|
|||||||
csr[mtval] = (instr & 0x3)==3?instr:instr&0xffff;
|
csr[mtval] = (instr & 0x3)==3?instr:instr&0xffff;
|
||||||
break;
|
break;
|
||||||
case 3:
|
case 3:
|
||||||
//TODO: implement debug mode behavior
|
if((FEAT & FEAT_DEBUG) && (csr[dcsr] & 0x8000)) {
|
||||||
// csr[dpc] = addr;
|
this->reg.DPC = addr;
|
||||||
// csr[dcsr] = (csr[dcsr] & ~0x1c3) | (1<<6) | PRIV_M; //FIXME: cause should not be 4 (stepi)
|
csr[dcsr] = (csr[dcsr] & ~0x1c3) | (1<<6) | PRIV_M; //FIXME: cause should not be 4 (stepi)
|
||||||
csr[mtval] = addr;
|
new_priv = this->reg.PRIV | PRIV_D;
|
||||||
|
} else {
|
||||||
|
csr[mtval] = addr;
|
||||||
|
}
|
||||||
break;
|
break;
|
||||||
case 4:
|
case 4:
|
||||||
case 6:
|
case 6:
|
||||||
@ -1034,7 +1152,7 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::e
|
|||||||
fault_data = 0;
|
fault_data = 0;
|
||||||
} else {
|
} else {
|
||||||
csr[mepc] = this->reg.NEXT_PC & get_pc_mask(); // store next address if interrupt
|
csr[mepc] = this->reg.NEXT_PC & get_pc_mask(); // store next address if interrupt
|
||||||
this->reg.pending_trap = 0;
|
this->pending_trap = 0;
|
||||||
}
|
}
|
||||||
csr[mcause] = (trap_id << (traits<BASE>::XLEN-1)) + cause;
|
csr[mcause] = (trap_id << (traits<BASE>::XLEN-1)) + cause;
|
||||||
// update mstatus
|
// update mstatus
|
||||||
@ -1055,8 +1173,8 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::e
|
|||||||
this->reg.NEXT_PC = ivec & ~0x3UL;
|
this->reg.NEXT_PC = ivec & ~0x3UL;
|
||||||
if ((ivec & 0x1) == 1 && trap_id != 0) this->reg.NEXT_PC += 4 * cause;
|
if ((ivec & 0x1) == 1 && trap_id != 0) this->reg.NEXT_PC += 4 * cause;
|
||||||
// reset trap state
|
// reset trap state
|
||||||
this->reg.PRIV = PRIV_M;
|
this->reg.PRIV = new_priv;
|
||||||
this->reg.trap_state = 0;
|
this->trap_state = 0;
|
||||||
std::array<char, 32> buffer;
|
std::array<char, 32> buffer;
|
||||||
#if defined(_MSC_VER)
|
#if defined(_MSC_VER)
|
||||||
sprintf(buffer.data(), "0x%016llx", addr);
|
sprintf(buffer.data(), "0x%016llx", addr);
|
||||||
@ -1077,6 +1195,7 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::l
|
|||||||
this->reg.NEXT_PC = csr[mepc] & get_pc_mask();
|
this->reg.NEXT_PC = csr[mepc] & get_pc_mask();
|
||||||
CLOG(INFO, disass) << "Executing xRET";
|
CLOG(INFO, disass) << "Executing xRET";
|
||||||
check_interrupt();
|
check_interrupt();
|
||||||
|
this->trap_state = this->pending_trap;
|
||||||
return this->reg.NEXT_PC;
|
return this->reg.NEXT_PC;
|
||||||
}
|
}
|
||||||
|
|
@ -307,19 +307,11 @@ public:
|
|||||||
|
|
||||||
void disass_output(uint64_t pc, const std::string instr) override {
|
void disass_output(uint64_t pc, const std::string instr) override {
|
||||||
CLOG(INFO, disass) << fmt::format("0x{:016x} {:40} [p:{};s:0x{:x};c:{}]",
|
CLOG(INFO, disass) << fmt::format("0x{:016x} {:40} [p:{};s:0x{:x};c:{}]",
|
||||||
pc, instr, lvl[this->reg.PRIV], (reg_t)state.mstatus, this->reg.ccount + cycle_offset);
|
pc, instr, lvl[this->reg.PRIV], (reg_t)state.mstatus, this->icount + cycle_offset);
|
||||||
};
|
};
|
||||||
|
|
||||||
iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
|
iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
|
||||||
|
|
||||||
void setMemReadCb(std::function<iss::status(phys_addr_t, unsigned, uint8_t* const)> const& memReadCb) {
|
|
||||||
mem_read_cb = memReadCb;
|
|
||||||
}
|
|
||||||
|
|
||||||
void setMemWriteCb(std::function<iss::status(phys_addr_t, unsigned, const uint8_t* const)> const& memWriteCb) {
|
|
||||||
mem_write_cb = memWriteCb;
|
|
||||||
}
|
|
||||||
|
|
||||||
void set_csr(unsigned addr, reg_t val){
|
void set_csr(unsigned addr, reg_t val){
|
||||||
csr[addr & csr.page_addr_mask] = val;
|
csr[addr & csr.page_addr_mask] = val;
|
||||||
}
|
}
|
||||||
@ -340,9 +332,13 @@ protected:
|
|||||||
|
|
||||||
virtual uint64_t get_next_pc() { return arch.get_next_pc(); };
|
virtual uint64_t get_next_pc() { return arch.get_next_pc(); };
|
||||||
|
|
||||||
uint64_t get_instr_count() { return arch.reg.icount; }
|
uint64_t get_instr_word() override { return arch.instruction; }
|
||||||
|
|
||||||
uint64_t get_total_cycles() override { return arch.reg.icount + arch.cycle_offset; }
|
uint64_t get_instr_count() { return arch.icount; }
|
||||||
|
|
||||||
|
uint64_t get_pendig_traps() override { return arch.trap_state; }
|
||||||
|
|
||||||
|
uint64_t get_total_cycles() override { return arch.icount + arch.cycle_offset; }
|
||||||
|
|
||||||
virtual void set_curr_instr_cycles(unsigned cycles) { arch.cycle_offset += cycles - 1; };
|
virtual void set_curr_instr_cycles(unsigned cycles) { arch.cycle_offset += cycles - 1; };
|
||||||
|
|
||||||
@ -400,7 +396,6 @@ private:
|
|||||||
iss::status read_ie(unsigned addr, reg_t &val);
|
iss::status read_ie(unsigned addr, reg_t &val);
|
||||||
iss::status write_ie(unsigned addr, reg_t val);
|
iss::status write_ie(unsigned addr, reg_t val);
|
||||||
iss::status read_ip(unsigned addr, reg_t &val);
|
iss::status read_ip(unsigned addr, reg_t &val);
|
||||||
iss::status write_ip(unsigned addr, reg_t val);
|
|
||||||
iss::status read_hartid(unsigned addr, reg_t &val);
|
iss::status read_hartid(unsigned addr, reg_t &val);
|
||||||
iss::status write_epc(unsigned addr, reg_t val);
|
iss::status write_epc(unsigned addr, reg_t val);
|
||||||
iss::status read_satp(unsigned addr, reg_t &val);
|
iss::status read_satp(unsigned addr, reg_t &val);
|
||||||
@ -408,9 +403,17 @@ private:
|
|||||||
iss::status read_fcsr(unsigned addr, reg_t &val);
|
iss::status read_fcsr(unsigned addr, reg_t &val);
|
||||||
iss::status write_fcsr(unsigned addr, reg_t val);
|
iss::status write_fcsr(unsigned addr, reg_t val);
|
||||||
|
|
||||||
|
virtual iss::status read_custom_csr_reg(unsigned addr, reg_t &val) {return iss::status::Err;};
|
||||||
|
virtual iss::status write_custom_csr_reg(unsigned addr, reg_t val) {return iss::status::Err;};
|
||||||
|
|
||||||
|
void register_custom_csr_rd(unsigned addr){
|
||||||
|
csr_rd_cb[addr] = &this_class::read_custom_csr_reg;
|
||||||
|
}
|
||||||
|
void register_custom_csr_wr(unsigned addr){
|
||||||
|
csr_wr_cb[addr] = &this_class::write_custom_csr_reg;
|
||||||
|
}
|
||||||
|
|
||||||
reg_t mhartid_reg{0x0};
|
reg_t mhartid_reg{0x0};
|
||||||
std::function<iss::status(phys_addr_t, unsigned, uint8_t *const)>mem_read_cb;
|
|
||||||
std::function<iss::status(phys_addr_t, unsigned, const uint8_t *const)> mem_write_cb;
|
|
||||||
|
|
||||||
protected:
|
protected:
|
||||||
void check_interrupt();
|
void check_interrupt();
|
||||||
@ -489,11 +492,11 @@ riscv_hart_msu_vp<BASE>::riscv_hart_msu_vp()
|
|||||||
csr_wr_cb[sepc] = &this_class::write_epc;
|
csr_wr_cb[sepc] = &this_class::write_epc;
|
||||||
csr_wr_cb[uepc] = &this_class::write_epc;
|
csr_wr_cb[uepc] = &this_class::write_epc;
|
||||||
csr_rd_cb[mip] = &this_class::read_ip;
|
csr_rd_cb[mip] = &this_class::read_ip;
|
||||||
csr_wr_cb[mip] = &this_class::write_ip;
|
csr_wr_cb[mip] = &this_class::write_null;
|
||||||
csr_rd_cb[sip] = &this_class::read_ip;
|
csr_rd_cb[sip] = &this_class::read_ip;
|
||||||
csr_wr_cb[sip] = &this_class::write_ip;
|
csr_wr_cb[sip] = &this_class::write_null;
|
||||||
csr_rd_cb[uip] = &this_class::read_ip;
|
csr_rd_cb[uip] = &this_class::read_ip;
|
||||||
csr_wr_cb[uip] = &this_class::write_ip;
|
csr_wr_cb[uip] = &this_class::write_null;
|
||||||
csr_rd_cb[mie] = &this_class::read_ie;
|
csr_rd_cb[mie] = &this_class::read_ie;
|
||||||
csr_wr_cb[mie] = &this_class::write_ie;
|
csr_wr_cb[mie] = &this_class::write_ie;
|
||||||
csr_rd_cb[sie] = &this_class::read_ie;
|
csr_rd_cb[sie] = &this_class::read_ie;
|
||||||
@ -598,13 +601,19 @@ iss::status riscv_hart_msu_vp<BASE>::read(const address_type type, const access_
|
|||||||
try {
|
try {
|
||||||
switch (space) {
|
switch (space) {
|
||||||
case traits<BASE>::MEM: {
|
case traits<BASE>::MEM: {
|
||||||
if (unlikely((access == iss::access_type::FETCH || access == iss::access_type::DEBUG_FETCH) && (addr & 0x1) == 1)) {
|
auto alignment = is_fetch(access)? (traits<BASE>::MISA_VAL&0x100? 2 : 4) : length;
|
||||||
|
if (unlikely(is_fetch(access) && (addr&(alignment-1)))) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31); // issue trap 0
|
this->trap_state = (1 << 31); // issue trap 0
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
try {
|
try {
|
||||||
|
if(!is_debug(access) && (addr&(alignment-1))){
|
||||||
|
this->trap_state = 1<<31 | 4<<16;
|
||||||
|
fault_data=addr;
|
||||||
|
return iss::Err;
|
||||||
|
}
|
||||||
if (unlikely((addr & ~PGMASK) != ((addr + length - 1) & ~PGMASK))) { // we may cross a page boundary
|
if (unlikely((addr & ~PGMASK) != ((addr + length - 1) & ~PGMASK))) { // we may cross a page boundary
|
||||||
vm_info vm = hart_state_type::decode_vm_info(this->reg.PRIV, state.satp);
|
vm_info vm = hart_state_type::decode_vm_info(this->reg.PRIV, state.satp);
|
||||||
if (vm.levels != 0) { // VM is active
|
if (vm.levels != 0) { // VM is active
|
||||||
@ -620,12 +629,12 @@ iss::status riscv_hart_msu_vp<BASE>::read(const address_type type, const access_
|
|||||||
read_mem( BASE::v2p(phys_addr_t{access, space, addr}), length, data):
|
read_mem( BASE::v2p(phys_addr_t{access, space, addr}), length, data):
|
||||||
read_mem( BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
|
read_mem( BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
|
||||||
if (unlikely(res != iss::Ok)){
|
if (unlikely(res != iss::Ok)){
|
||||||
this->reg.trap_state = (1 << 31) | (5 << 16); // issue trap 5 (load access fault
|
this->trap_state = (1 << 31) | (5 << 16); // issue trap 5 (load access fault
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
}
|
}
|
||||||
return res;
|
return res;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1 << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -641,7 +650,7 @@ iss::status riscv_hart_msu_vp<BASE>::read(const address_type type, const access_
|
|||||||
case 3: { // SFENCE:VMA upper
|
case 3: { // SFENCE:VMA upper
|
||||||
auto tvm = state.mstatus.TVM;
|
auto tvm = state.mstatus.TVM;
|
||||||
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
||||||
this->reg.trap_state = (1 << 31) | (2 << 16);
|
this->trap_state = (1 << 31) | (2 << 16);
|
||||||
this->fault_data = this->reg.PC;
|
this->fault_data = this->reg.PC;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -662,7 +671,7 @@ iss::status riscv_hart_msu_vp<BASE>::read(const address_type type, const access_
|
|||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1 << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -700,7 +709,7 @@ iss::status riscv_hart_msu_vp<BASE>::write(const address_type type, const access
|
|||||||
if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
|
if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31); // issue trap 0
|
this->trap_state = (1 << 31); // issue trap 0
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
try {
|
try {
|
||||||
@ -719,12 +728,12 @@ iss::status riscv_hart_msu_vp<BASE>::write(const address_type type, const access
|
|||||||
write_mem(phys_addr_t{access, space, addr}, length, data):
|
write_mem(phys_addr_t{access, space, addr}, length, data):
|
||||||
write_mem(BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
|
write_mem(BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
|
||||||
if (unlikely(res != iss::Ok)) {
|
if (unlikely(res != iss::Ok)) {
|
||||||
this->reg.trap_state = (1 << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
|
this->trap_state = (1 << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
}
|
}
|
||||||
return res;
|
return res;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1 << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -773,7 +782,7 @@ iss::status riscv_hart_msu_vp<BASE>::write(const address_type type, const access
|
|||||||
ptw.clear();
|
ptw.clear();
|
||||||
auto tvm = state.mstatus.TVM;
|
auto tvm = state.mstatus.TVM;
|
||||||
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
||||||
this->reg.trap_state = (1 << 31) | (2 << 16);
|
this->trap_state = (1 << 31) | (2 << 16);
|
||||||
this->fault_data = this->reg.PC;
|
this->fault_data = this->reg.PC;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -789,7 +798,7 @@ iss::status riscv_hart_msu_vp<BASE>::write(const address_type type, const access
|
|||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1 << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -835,7 +844,7 @@ template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_reg(unsigned
|
|||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE> iss::status riscv_hart_m_p<BASE>::read_cycle(unsigned addr, reg_t &val) {
|
template <typename BASE> iss::status riscv_hart_m_p<BASE>::read_cycle(unsigned addr, reg_t &val) {
|
||||||
auto cycle_val = this->reg.icount + cycle_offset;
|
auto cycle_val = this->icount + cycle_offset;
|
||||||
if (addr == mcycle) {
|
if (addr == mcycle) {
|
||||||
val = static_cast<reg_t>(cycle_val);
|
val = static_cast<reg_t>(cycle_val);
|
||||||
} else if (addr == mcycleh) {
|
} else if (addr == mcycleh) {
|
||||||
@ -857,7 +866,7 @@ template <typename BASE> iss::status riscv_hart_m_p<BASE>::write_cycle(unsigned
|
|||||||
mcycle_csr = (static_cast<uint64_t>(val)<<32) + (mcycle_csr & 0xffffffff);
|
mcycle_csr = (static_cast<uint64_t>(val)<<32) + (mcycle_csr & 0xffffffff);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
cycle_offset = mcycle_csr-this->reg.icount; // TODO: relying on wrap-around
|
cycle_offset = mcycle_csr-this->icount; // TODO: relying on wrap-around
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -888,7 +897,7 @@ template <typename BASE> iss::status riscv_hart_m_p<BASE>::write_instret(unsigne
|
|||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE> iss::status riscv_hart_m_p<BASE>::read_time(unsigned addr, reg_t &val) {
|
template <typename BASE> iss::status riscv_hart_m_p<BASE>::read_time(unsigned addr, reg_t &val) {
|
||||||
uint64_t time_val = this->reg.icount / (100000000 / 32768 - 1); //-> ~3052;
|
uint64_t time_val = this->icount / (100000000 / 32768 - 1); //-> ~3052;
|
||||||
if (addr == time) {
|
if (addr == time) {
|
||||||
val = static_cast<reg_t>(time_val);
|
val = static_cast<reg_t>(time_val);
|
||||||
} else if (addr == timeh) {
|
} else if (addr == timeh) {
|
||||||
@ -949,15 +958,6 @@ template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_ip(unsigned a
|
|||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_ip(unsigned addr, reg_t val) {
|
|
||||||
auto req_priv_lvl = (addr >> 8) & 0x3;
|
|
||||||
auto mask = get_irq_mask(req_priv_lvl);
|
|
||||||
mask &= ~(1 << 7); // MTIP is read only
|
|
||||||
csr[mip] = (csr[mip] & ~mask) | (val & mask);
|
|
||||||
check_interrupt();
|
|
||||||
return iss::Ok;
|
|
||||||
}
|
|
||||||
|
|
||||||
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_epc(unsigned addr, reg_t val) {
|
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_epc(unsigned addr, reg_t val) {
|
||||||
csr[addr] = val & get_pc_mask();
|
csr[addr] = val & get_pc_mask();
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
@ -966,7 +966,7 @@ template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_epc(unsigned
|
|||||||
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_satp(unsigned addr, reg_t &val) {
|
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_satp(unsigned addr, reg_t &val) {
|
||||||
reg_t tvm = state.mstatus.TVM;
|
reg_t tvm = state.mstatus.TVM;
|
||||||
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
||||||
this->reg.trap_state = (1 << 31) | (2 << 16);
|
this->trap_state = (1 << 31) | (2 << 16);
|
||||||
this->fault_data = this->reg.PC;
|
this->fault_data = this->reg.PC;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -977,7 +977,7 @@ template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_satp(unsigned
|
|||||||
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_satp(unsigned addr, reg_t val) {
|
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_satp(unsigned addr, reg_t val) {
|
||||||
reg_t tvm = state.mstatus.TVM;
|
reg_t tvm = state.mstatus.TVM;
|
||||||
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
if (this->reg.PRIV == PRIV_S & tvm != 0) {
|
||||||
this->reg.trap_state = (1 << 31) | (2 << 16);
|
this->trap_state = (1 << 31) | (2 << 16);
|
||||||
this->fault_data = this->reg.PC;
|
this->fault_data = this->reg.PC;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -1021,7 +1021,6 @@ template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_fcsr(unsigne
|
|||||||
|
|
||||||
template <typename BASE>
|
template <typename BASE>
|
||||||
iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
|
iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
|
||||||
if(mem_read_cb) return mem_read_cb(paddr, length, data);
|
|
||||||
switch (paddr.val) {
|
switch (paddr.val) {
|
||||||
case 0x0200BFF8: { // CLINT base, mtime reg
|
case 0x0200BFF8: { // CLINT base, mtime reg
|
||||||
if (sizeof(reg_t) < length) return iss::Err;
|
if (sizeof(reg_t) < length) return iss::Err;
|
||||||
@ -1033,7 +1032,7 @@ iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length
|
|||||||
const mem_type::page_type &p = mem(paddr.val / mem.page_size);
|
const mem_type::page_type &p = mem(paddr.val / mem.page_size);
|
||||||
uint64_t offs = paddr.val & mem.page_addr_mask;
|
uint64_t offs = paddr.val & mem.page_addr_mask;
|
||||||
std::copy(p.data() + offs, p.data() + offs + length, data);
|
std::copy(p.data() + offs, p.data() + offs + length, data);
|
||||||
if (this->reg.icount > 30000) data[3] |= 0x80;
|
if (this->icount > 30000) data[3] |= 0x80;
|
||||||
} break;
|
} break;
|
||||||
default: {
|
default: {
|
||||||
for(auto offs=0U; offs<length; ++offs) {
|
for(auto offs=0U; offs<length; ++offs) {
|
||||||
@ -1046,7 +1045,6 @@ iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length
|
|||||||
|
|
||||||
template <typename BASE>
|
template <typename BASE>
|
||||||
iss::status riscv_hart_msu_vp<BASE>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
|
iss::status riscv_hart_msu_vp<BASE>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
|
||||||
if(mem_write_cb) return mem_write_cb(paddr, length, data);
|
|
||||||
switch (paddr.val) {
|
switch (paddr.val) {
|
||||||
case 0x10013000: // UART0 base, TXFIFO reg
|
case 0x10013000: // UART0 base, TXFIFO reg
|
||||||
case 0x10023000: // UART1 base, TXFIFO reg
|
case 0x10023000: // UART1 base, TXFIFO reg
|
||||||
@ -1093,7 +1091,7 @@ iss::status riscv_hart_msu_vp<BASE>::write_mem(phys_addr_t paddr, unsigned lengt
|
|||||||
LOG(INFO) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
|
LOG(INFO) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
|
||||||
<< "), stopping simulation";
|
<< "), stopping simulation";
|
||||||
}
|
}
|
||||||
this->reg.trap_state=std::numeric_limits<uint32_t>::max();
|
this->trap_state=std::numeric_limits<uint32_t>::max();
|
||||||
this->interrupt_sim=hostvar;
|
this->interrupt_sim=hostvar;
|
||||||
break;
|
break;
|
||||||
//throw(iss::simulation_stopped(hostvar));
|
//throw(iss::simulation_stopped(hostvar));
|
||||||
@ -1162,7 +1160,7 @@ template <typename BASE> void riscv_hart_msu_vp<BASE>::check_interrupt() {
|
|||||||
if (enabled_interrupts != 0) {
|
if (enabled_interrupts != 0) {
|
||||||
int res = 0;
|
int res = 0;
|
||||||
while ((enabled_interrupts & 1) == 0) enabled_interrupts >>= 1, res++;
|
while ((enabled_interrupts & 1) == 0) enabled_interrupts >>= 1, res++;
|
||||||
this->reg.pending_trap = res << 16 | 1; // 0x80 << 24 | (cause << 16) | trap_id
|
this->pending_trap = res << 16 | 1; // 0x80 << 24 | (cause << 16) | trap_id
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -1306,7 +1304,7 @@ template <typename BASE> uint64_t riscv_hart_msu_vp<BASE>::enter_trap(uint64_t f
|
|||||||
if (cur_priv != PRIV_M && ((csr[mideleg] >> cause) & 0x1) != 0)
|
if (cur_priv != PRIV_M && ((csr[mideleg] >> cause) & 0x1) != 0)
|
||||||
new_priv = (csr[sideleg] >> cause) & 0x1 ? PRIV_U : PRIV_S;
|
new_priv = (csr[sideleg] >> cause) & 0x1 ? PRIV_U : PRIV_S;
|
||||||
csr[uepc | (new_priv << 8)] = this->reg.NEXT_PC; // store next address if interrupt
|
csr[uepc | (new_priv << 8)] = this->reg.NEXT_PC; // store next address if interrupt
|
||||||
this->reg.pending_trap = 0;
|
this->pending_trap = 0;
|
||||||
}
|
}
|
||||||
size_t adr = ucause | (new_priv << 8);
|
size_t adr = ucause | (new_priv << 8);
|
||||||
csr[adr] = (trap_id << 31) + cause;
|
csr[adr] = (trap_id << 31) + cause;
|
||||||
@ -1351,7 +1349,7 @@ template <typename BASE> uint64_t riscv_hart_msu_vp<BASE>::enter_trap(uint64_t f
|
|||||||
<< lvl[cur_priv] << " to " << lvl[new_priv];
|
<< lvl[cur_priv] << " to " << lvl[new_priv];
|
||||||
// reset trap state
|
// reset trap state
|
||||||
this->reg.PRIV = new_priv;
|
this->reg.PRIV = new_priv;
|
||||||
this->reg.trap_state = 0;
|
this->trap_state = 0;
|
||||||
update_vm_info();
|
update_vm_info();
|
||||||
return this->reg.NEXT_PC;
|
return this->reg.NEXT_PC;
|
||||||
}
|
}
|
||||||
@ -1363,7 +1361,7 @@ template <typename BASE> uint64_t riscv_hart_msu_vp<BASE>::leave_trap(uint64_t f
|
|||||||
|
|
||||||
auto tsr = state.mstatus.TSR;
|
auto tsr = state.mstatus.TSR;
|
||||||
if (cur_priv == PRIV_S && inst_priv == PRIV_S && tsr != 0) {
|
if (cur_priv == PRIV_S && inst_priv == PRIV_S && tsr != 0) {
|
||||||
this->reg.trap_state = (1 << 31) | (2 << 16);
|
this->trap_state = (1 << 31) | (2 << 16);
|
||||||
this->fault_data = this->reg.PC;
|
this->fault_data = this->reg.PC;
|
||||||
return this->reg.PC;
|
return this->reg.PC;
|
||||||
}
|
}
|
||||||
@ -1402,7 +1400,7 @@ template <typename BASE> void riscv_hart_msu_vp<BASE>::wait_until(uint64_t flags
|
|||||||
auto status = state.mstatus;
|
auto status = state.mstatus;
|
||||||
auto tw = status.TW;
|
auto tw = status.TW;
|
||||||
if (this->reg.PRIV == PRIV_S && tw != 0) {
|
if (this->reg.PRIV == PRIV_S && tw != 0) {
|
||||||
this->reg.trap_state = (1 << 31) | (2 << 16);
|
this->trap_state = (1 << 31) | (2 << 16);
|
||||||
this->fault_data = this->reg.PC;
|
this->fault_data = this->reg.PC;
|
||||||
}
|
}
|
||||||
}
|
}
|
@ -97,8 +97,10 @@ public:
|
|||||||
using reg_t = typename core::reg_t;
|
using reg_t = typename core::reg_t;
|
||||||
using addr_t = typename core::addr_t;
|
using addr_t = typename core::addr_t;
|
||||||
|
|
||||||
using rd_csr_f = iss::status (this_class::*)(unsigned addr, reg_t &);
|
using rd_csr_f = iss::status (this_class::*)(unsigned addr, reg_t &);
|
||||||
using wr_csr_f = iss::status (this_class::*)(unsigned addr, reg_t);
|
using wr_csr_f = iss::status (this_class::*)(unsigned addr, reg_t);
|
||||||
|
using mem_read_f = iss::status(phys_addr_t addr, unsigned, uint8_t *const);
|
||||||
|
using mem_write_f = iss::status(phys_addr_t addr, unsigned, uint8_t const *const);
|
||||||
|
|
||||||
// primary template
|
// primary template
|
||||||
template <class T, class Enable = void> struct hart_state {};
|
template <class T, class Enable = void> struct hart_state {};
|
||||||
@ -195,7 +197,7 @@ public:
|
|||||||
return traits<BASE>::MISA_VAL&0b0100?~1:~3;
|
return traits<BASE>::MISA_VAL&0b0100?~1:~3;
|
||||||
}
|
}
|
||||||
|
|
||||||
riscv_hart_mu_p();
|
riscv_hart_mu_p(feature_config cfg = feature_config{});
|
||||||
virtual ~riscv_hart_mu_p() = default;
|
virtual ~riscv_hart_mu_p() = default;
|
||||||
|
|
||||||
void reset(uint64_t address) override;
|
void reset(uint64_t address) override;
|
||||||
@ -216,19 +218,11 @@ public:
|
|||||||
|
|
||||||
void disass_output(uint64_t pc, const std::string instr) override {
|
void disass_output(uint64_t pc, const std::string instr) override {
|
||||||
CLOG(INFO, disass) << fmt::format("0x{:016x} {:40} [p:{};s:0x{:x};c:{}]",
|
CLOG(INFO, disass) << fmt::format("0x{:016x} {:40} [p:{};s:0x{:x};c:{}]",
|
||||||
pc, instr, lvl[this->reg.PRIV], (reg_t)state.mstatus, this->reg.icount + cycle_offset);
|
pc, instr, lvl[this->reg.PRIV], (reg_t)state.mstatus, this->icount + cycle_offset);
|
||||||
};
|
};
|
||||||
|
|
||||||
iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
|
iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
|
||||||
|
|
||||||
void setMemReadCb(std::function<iss::status(phys_addr_t, unsigned, uint8_t* const)> const& memReadCb) {
|
|
||||||
mem_read_cb = memReadCb;
|
|
||||||
}
|
|
||||||
|
|
||||||
void setMemWriteCb(std::function<iss::status(phys_addr_t, unsigned, const uint8_t* const)> const& memWriteCb) {
|
|
||||||
mem_write_cb = memWriteCb;
|
|
||||||
}
|
|
||||||
|
|
||||||
void set_csr(unsigned addr, reg_t val){
|
void set_csr(unsigned addr, reg_t val){
|
||||||
csr[addr & csr.page_addr_mask] = val;
|
csr[addr & csr.page_addr_mask] = val;
|
||||||
}
|
}
|
||||||
@ -248,22 +242,24 @@ protected:
|
|||||||
*/
|
*/
|
||||||
const std::string core_type_name() const override { return traits<BASE>::core_type; }
|
const std::string core_type_name() const override { return traits<BASE>::core_type; }
|
||||||
|
|
||||||
virtual uint64_t get_pc() { return arch.get_pc(); };
|
uint64_t get_pc() override { return arch.reg.PC; };
|
||||||
|
|
||||||
virtual uint64_t get_next_pc() { return arch.get_next_pc(); };
|
uint64_t get_next_pc() override { return arch.reg.NEXT_PC; };
|
||||||
|
|
||||||
uint64_t get_instr_count() { return arch.reg.icount; }
|
uint64_t get_instr_word() override { return arch.instruction; }
|
||||||
|
|
||||||
uint64_t get_total_cycles() override { return arch.reg.icount + arch.cycle_offset; }
|
uint64_t get_instr_count() override { return arch.icount; }
|
||||||
|
|
||||||
virtual void set_curr_instr_cycles(unsigned cycles) { arch.cycle_offset += cycles - 1; };
|
uint64_t get_pendig_traps() override { return arch.trap_state; }
|
||||||
|
|
||||||
|
uint64_t get_total_cycles() override { return arch.icount + arch.cycle_offset; }
|
||||||
|
|
||||||
|
void set_curr_instr_cycles(unsigned cycles) override { arch.cycle_offset += cycles - 1; };
|
||||||
|
|
||||||
riscv_hart_mu_p<BASE, FEAT> &arch;
|
riscv_hart_mu_p<BASE, FEAT> &arch;
|
||||||
};
|
};
|
||||||
|
|
||||||
friend struct riscv_instrumentation_if;
|
friend struct riscv_instrumentation_if;
|
||||||
addr_t get_pc() { return this->reg.PC; }
|
|
||||||
addr_t get_next_pc() { return this->reg.NEXT_PC; }
|
|
||||||
|
|
||||||
virtual iss::status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data);
|
virtual iss::status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data);
|
||||||
virtual iss::status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data);
|
virtual iss::status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data);
|
||||||
@ -309,6 +305,8 @@ protected:
|
|||||||
};
|
};
|
||||||
std::vector<clic_int_reg_t> clic_int_reg;
|
std::vector<clic_int_reg_t> clic_int_reg;
|
||||||
|
|
||||||
|
std::vector<uint8_t> tcm;
|
||||||
|
|
||||||
iss::status read_csr_reg(unsigned addr, reg_t &val);
|
iss::status read_csr_reg(unsigned addr, reg_t &val);
|
||||||
iss::status write_csr_reg(unsigned addr, reg_t val);
|
iss::status write_csr_reg(unsigned addr, reg_t val);
|
||||||
iss::status read_null(unsigned addr, reg_t &val);
|
iss::status read_null(unsigned addr, reg_t &val);
|
||||||
@ -325,7 +323,6 @@ protected:
|
|||||||
iss::status read_ie(unsigned addr, reg_t &val);
|
iss::status read_ie(unsigned addr, reg_t &val);
|
||||||
iss::status write_ie(unsigned addr, reg_t val);
|
iss::status write_ie(unsigned addr, reg_t val);
|
||||||
iss::status read_ip(unsigned addr, reg_t &val);
|
iss::status read_ip(unsigned addr, reg_t &val);
|
||||||
iss::status write_ip(unsigned addr, reg_t val);
|
|
||||||
iss::status write_ideleg(unsigned addr, reg_t val);
|
iss::status write_ideleg(unsigned addr, reg_t val);
|
||||||
iss::status write_edeleg(unsigned addr, reg_t val);
|
iss::status write_edeleg(unsigned addr, reg_t val);
|
||||||
iss::status read_hartid(unsigned addr, reg_t &val);
|
iss::status read_hartid(unsigned addr, reg_t &val);
|
||||||
@ -339,29 +336,39 @@ protected:
|
|||||||
iss::status write_dpc_reg(unsigned addr, reg_t val);
|
iss::status write_dpc_reg(unsigned addr, reg_t val);
|
||||||
iss::status write_pmpcfg_reg(unsigned addr, reg_t val);
|
iss::status write_pmpcfg_reg(unsigned addr, reg_t val);
|
||||||
|
|
||||||
|
virtual iss::status read_custom_csr_reg(unsigned addr, reg_t &val) {return iss::status::Err;};
|
||||||
|
virtual iss::status write_custom_csr_reg(unsigned addr, reg_t val) {return iss::status::Err;};
|
||||||
|
|
||||||
|
void register_custom_csr_rd(unsigned addr){
|
||||||
|
csr_rd_cb[addr] = &this_class::read_custom_csr_reg;
|
||||||
|
}
|
||||||
|
void register_custom_csr_wr(unsigned addr){
|
||||||
|
csr_wr_cb[addr] = &this_class::write_custom_csr_reg;
|
||||||
|
}
|
||||||
|
|
||||||
reg_t mhartid_reg{0x0};
|
reg_t mhartid_reg{0x0};
|
||||||
std::function<iss::status(phys_addr_t, unsigned, uint8_t *const)>mem_read_cb;
|
|
||||||
std::function<iss::status(phys_addr_t, unsigned, const uint8_t *const)> mem_write_cb;
|
|
||||||
|
|
||||||
void check_interrupt();
|
void check_interrupt();
|
||||||
bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
|
bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
|
||||||
uint64_t clic_base_addr{0};
|
std::vector<std::tuple<uint64_t, uint64_t>> memfn_range;
|
||||||
unsigned clic_num_irq{0};
|
std::vector<std::function<mem_read_f>> memfn_read;
|
||||||
unsigned clic_num_trigger{0};
|
std::vector<std::function<mem_write_f>> memfn_write;
|
||||||
|
void insert_mem_range(uint64_t, uint64_t, std::function<mem_read_f>, std::function<mem_write_f>);
|
||||||
|
feature_config cfg;
|
||||||
unsigned mcause_max_irq{16};
|
unsigned mcause_max_irq{16};
|
||||||
inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
|
inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
|
||||||
};
|
};
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT>
|
template <typename BASE, features_e FEAT>
|
||||||
riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p()
|
riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p(feature_config cfg)
|
||||||
: state()
|
: state()
|
||||||
, instr_if(*this) {
|
, instr_if(*this)
|
||||||
|
, cfg(cfg) {
|
||||||
// reset values
|
// reset values
|
||||||
csr[misa] = traits<BASE>::MISA_VAL;
|
csr[misa] = traits<BASE>::MISA_VAL;
|
||||||
csr[mvendorid] = 0x669;
|
csr[mvendorid] = 0x669;
|
||||||
csr[marchid] = traits<BASE>::MARCHID_VAL;
|
csr[marchid] = traits<BASE>::MARCHID_VAL;
|
||||||
csr[mimpid] = 1;
|
csr[mimpid] = 1;
|
||||||
csr[mclicbase] = 0xc0000000; // TODO: should be taken from YAML file
|
|
||||||
|
|
||||||
uart_buf.str("");
|
uart_buf.str("");
|
||||||
for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
|
for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
|
||||||
@ -415,7 +422,7 @@ riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p()
|
|||||||
csr_rd_cb[mtvec] = &this_class::read_tvec;
|
csr_rd_cb[mtvec] = &this_class::read_tvec;
|
||||||
csr_wr_cb[mepc] = &this_class::write_epc;
|
csr_wr_cb[mepc] = &this_class::write_epc;
|
||||||
csr_rd_cb[mip] = &this_class::read_ip;
|
csr_rd_cb[mip] = &this_class::read_ip;
|
||||||
csr_wr_cb[mip] = &this_class::write_ip;
|
csr_wr_cb[mip] = &this_class::write_null;
|
||||||
csr_rd_cb[mie] = &this_class::read_ie;
|
csr_rd_cb[mie] = &this_class::read_ie;
|
||||||
csr_wr_cb[mie] = &this_class::write_ie;
|
csr_wr_cb[mie] = &this_class::write_ie;
|
||||||
csr_rd_cb[mhartid] = &this_class::read_hartid;
|
csr_rd_cb[mhartid] = &this_class::read_hartid;
|
||||||
@ -444,7 +451,7 @@ riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p()
|
|||||||
csr_rd_cb[uie] = &this_class::read_ie;
|
csr_rd_cb[uie] = &this_class::read_ie;
|
||||||
csr_wr_cb[uie] = &this_class::write_ie;
|
csr_wr_cb[uie] = &this_class::write_ie;
|
||||||
csr_rd_cb[uip] = &this_class::read_ip;
|
csr_rd_cb[uip] = &this_class::read_ip;
|
||||||
csr_wr_cb[uip] = &this_class::write_ip;
|
csr_wr_cb[uip] = &this_class::write_null;
|
||||||
csr_wr_cb[uepc] = &this_class::write_epc;
|
csr_wr_cb[uepc] = &this_class::write_epc;
|
||||||
csr_rd_cb[ustatus] = &this_class::read_status;
|
csr_rd_cb[ustatus] = &this_class::read_status;
|
||||||
csr_wr_cb[ustatus] = &this_class::write_status;
|
csr_wr_cb[ustatus] = &this_class::write_status;
|
||||||
@ -464,15 +471,28 @@ riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p()
|
|||||||
csr_wr_cb[mscratchcswl] = &this_class::write_csr_reg;
|
csr_wr_cb[mscratchcswl] = &this_class::write_csr_reg;
|
||||||
csr_rd_cb[mintthresh] = &this_class::read_csr_reg;
|
csr_rd_cb[mintthresh] = &this_class::read_csr_reg;
|
||||||
csr_wr_cb[mintthresh] = &this_class::write_intthresh;
|
csr_wr_cb[mintthresh] = &this_class::write_intthresh;
|
||||||
csr_rd_cb[mclicbase] = &this_class::read_csr_reg;
|
|
||||||
csr_wr_cb[mclicbase] = &this_class::write_null;
|
|
||||||
|
|
||||||
clic_base_addr=0xC0000000;
|
clic_int_reg.resize(cfg.clic_num_irq, clic_int_reg_t{.raw=0});
|
||||||
clic_num_irq=16;
|
|
||||||
clic_int_reg.resize(clic_num_irq);
|
|
||||||
clic_cfg_reg=0x20;
|
clic_cfg_reg=0x20;
|
||||||
clic_info_reg = (/*CLICINTCTLBITS*/ 4U<<21) + clic_num_irq;
|
clic_info_reg = (/*CLICINTCTLBITS*/ 4U<<21) + cfg.clic_num_irq;
|
||||||
mcause_max_irq=clic_num_irq+16;
|
mcause_max_irq=cfg.clic_num_irq+16;
|
||||||
|
insert_mem_range(cfg.clic_base, 0x5000UL,
|
||||||
|
[this](phys_addr_t addr, unsigned length, uint8_t * const data) { return read_clic(addr.val, length, data);},
|
||||||
|
[this](phys_addr_t addr, unsigned length, uint8_t const * const data) {return write_clic(addr.val, length, data);});
|
||||||
|
}
|
||||||
|
if(FEAT & FEAT_TCM) {
|
||||||
|
tcm.resize(cfg.tcm_size);
|
||||||
|
std::function<mem_read_f> read_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t * const data) {
|
||||||
|
auto offset=addr.val-this->cfg.tcm_base;
|
||||||
|
std::copy(tcm.data() + offset, tcm.data() + offset + length, data);
|
||||||
|
return iss::Ok;
|
||||||
|
};
|
||||||
|
std::function<mem_write_f> write_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {
|
||||||
|
auto offset=addr.val-this->cfg.tcm_base;
|
||||||
|
std::copy(data, data + length, tcm.data() + offset);
|
||||||
|
return iss::Ok;
|
||||||
|
};
|
||||||
|
insert_mem_range(cfg.tcm_base, cfg.tcm_size, read_clic_cb, write_clic_cb);
|
||||||
}
|
}
|
||||||
if(FEAT & FEAT_DEBUG){
|
if(FEAT & FEAT_DEBUG){
|
||||||
csr_wr_cb[dscratch0] = &this_class::write_dcsr_reg;
|
csr_wr_cb[dscratch0] = &this_class::write_dcsr_reg;
|
||||||
@ -491,10 +511,10 @@ template <typename BASE, features_e FEAT> std::pair<uint64_t, bool> riscv_hart_m
|
|||||||
if (fp) {
|
if (fp) {
|
||||||
std::array<char, 5> buf;
|
std::array<char, 5> buf;
|
||||||
auto n = fread(buf.data(), 1, 4, fp);
|
auto n = fread(buf.data(), 1, 4, fp);
|
||||||
|
fclose(fp);
|
||||||
if (n != 4) throw std::runtime_error("input file has insufficient size");
|
if (n != 4) throw std::runtime_error("input file has insufficient size");
|
||||||
buf[4] = 0;
|
buf[4] = 0;
|
||||||
if (strcmp(buf.data() + 1, "ELF") == 0) {
|
if (strcmp(buf.data() + 1, "ELF") == 0) {
|
||||||
fclose(fp);
|
|
||||||
// Create elfio reader
|
// Create elfio reader
|
||||||
ELFIO::elfio reader;
|
ELFIO::elfio reader;
|
||||||
// Load ELF data
|
// Load ELF data
|
||||||
@ -552,6 +572,20 @@ template <typename BASE, features_e FEAT> std::pair<uint64_t, bool> riscv_hart_m
|
|||||||
throw std::runtime_error("memory load file not found");
|
throw std::runtime_error("memory load file not found");
|
||||||
}
|
}
|
||||||
|
|
||||||
|
template<typename BASE, features_e FEAT>
|
||||||
|
inline void riscv_hart_mu_p<BASE, FEAT>::insert_mem_range(uint64_t base, uint64_t size, std::function<mem_read_f> rd_f,
|
||||||
|
std::function<mem_write_f> wr_fn) {
|
||||||
|
std::tuple<uint64_t, uint64_t> entry{base, size};
|
||||||
|
auto it = std::upper_bound( memfn_range.begin(), memfn_range.end(), entry,
|
||||||
|
[](std::tuple<uint64_t, uint64_t> const& a, std::tuple<uint64_t, uint64_t> const& b){
|
||||||
|
return std::get<0>(a)<std::get<0>(b);
|
||||||
|
});
|
||||||
|
auto idx = std::distance(memfn_range.begin(), it);
|
||||||
|
memfn_range.insert(it, entry);
|
||||||
|
memfn_read.insert(std::begin(memfn_read)+idx, rd_f);
|
||||||
|
memfn_write.insert(std::begin(memfn_write)+idx, wr_fn);
|
||||||
|
}
|
||||||
|
|
||||||
template<typename BASE, features_e FEAT>
|
template<typename BASE, features_e FEAT>
|
||||||
inline iss::status riscv_hart_mu_p<BASE, FEAT>::write_pmpcfg_reg(unsigned addr, reg_t val) {
|
inline iss::status riscv_hart_mu_p<BASE, FEAT>::write_pmpcfg_reg(unsigned addr, reg_t val) {
|
||||||
csr[addr] = val & 0x9f9f9f9f;
|
csr[addr] = val & 0x9f9f9f9f;
|
||||||
@ -656,40 +690,47 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read(const address_type type, const acc
|
|||||||
switch (space) {
|
switch (space) {
|
||||||
case traits<BASE>::MEM: {
|
case traits<BASE>::MEM: {
|
||||||
if(FEAT & FEAT_PMP){
|
if(FEAT & FEAT_PMP){
|
||||||
if(!pmp_check(access, addr, length) && (access&access_type::DEBUG) != access_type::DEBUG) {
|
if(!pmp_check(access, addr, length) && !is_debug(access)) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (is_debug(access)) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31) | ((access==access_type::FETCH?1:5) << 16); // issue trap 1
|
this->trap_state = (1UL << 31) | ((access==access_type::FETCH?1:5) << 16); // issue trap 1
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
if (unlikely((access == iss::access_type::FETCH || access == iss::access_type::DEBUG_FETCH) && (addr & 0x1) == 1)) {
|
auto alignment = is_fetch(access)? (traits<BASE>::MISA_VAL&0x100? 2 : 4) : length;
|
||||||
|
if (unlikely(is_fetch(access) && (addr&(alignment-1)))) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (is_debug(access)) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31); // issue trap 0
|
this->trap_state = (1UL << 31); // issue trap 0
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
try {
|
try {
|
||||||
auto alignment = access == iss::access_type::FETCH? (traits<BASE>::MISA_VAL&0x100? 2 : 4) : length;
|
if(!is_debug(access) && (addr&(alignment-1))){
|
||||||
if(alignment>1 && (addr&(alignment-1))){
|
this->trap_state = (1UL << 31) | 4<<16;
|
||||||
this->reg.trap_state = 1<<31 | 4<<16;
|
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
|
auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
|
||||||
auto res = iss::Err;
|
auto res = iss::Err;
|
||||||
if((FEAT & FEAT_CLIC) && access != access_type::FETCH && phys_addr.val>=clic_base_addr && (phys_addr.val+length)<=(clic_base_addr+0x5000)){ //TODO: should be a constant
|
if(access != access_type::FETCH && memfn_range.size()){
|
||||||
res = read_clic(phys_addr.val, length, data);
|
auto it = std::find_if(std::begin(memfn_range), std::end(memfn_range), [phys_addr](std::tuple<uint64_t, uint64_t> const& a){
|
||||||
|
return std::get<0>(a)<=phys_addr.val && (std::get<0>(a)+std::get<1>(a))>phys_addr.val;
|
||||||
|
});
|
||||||
|
if(it!=std::end(memfn_range)) {
|
||||||
|
auto idx = std::distance(std::begin(memfn_range), it);
|
||||||
|
res = memfn_read[idx](phys_addr, length, data);
|
||||||
|
} else
|
||||||
|
res = read_mem( phys_addr, length, data);
|
||||||
} else {
|
} else {
|
||||||
res = read_mem( phys_addr, length, data);
|
res = read_mem( phys_addr, length, data);
|
||||||
}
|
}
|
||||||
if (unlikely(res != iss::Ok)){
|
if (unlikely(res != iss::Ok)){
|
||||||
this->reg.trap_state = (1 << 31) | (5 << 16); // issue trap 5 (load access fault
|
this->trap_state = (1UL << 31) | (5 << 16); // issue trap 5 (load access fault
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
}
|
}
|
||||||
return res;
|
return res;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -715,7 +756,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read(const address_type type, const acc
|
|||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -754,32 +795,43 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write(const address_type type, const ac
|
|||||||
if(!pmp_check(access, addr, length) && (access&access_type::DEBUG) != access_type::DEBUG) {
|
if(!pmp_check(access, addr, length) && (access&access_type::DEBUG) != access_type::DEBUG) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31) | (7 << 16); // issue trap 1
|
this->trap_state = (1UL << 31) | (7 << 16); // issue trap 1
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
|
if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
|
||||||
fault_data = addr;
|
fault_data = addr;
|
||||||
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
|
||||||
this->reg.trap_state = (1 << 31); // issue trap 0
|
this->trap_state = (1UL << 31); // issue trap 0
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
try {
|
try {
|
||||||
if(length>1 && (addr&(length-1)) && (access&access_type::DEBUG) != access_type::DEBUG){
|
if(length>1 && (addr&(length-1)) && (access&access_type::DEBUG) != access_type::DEBUG){
|
||||||
this->reg.trap_state = 1<<31 | 6<<16;
|
this->trap_state = (1UL << 31) | 6<<16;
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
|
auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
|
||||||
auto res = ((FEAT & FEAT_CLIC) && phys_addr.val>=clic_base_addr && (phys_addr.val+length)<=(clic_base_addr+0x5000))? //TODO: should be a constant
|
auto res = iss::Err;
|
||||||
write_clic(phys_addr.val, length, data) : write_mem( phys_addr, length, data);
|
if(access != access_type::FETCH && memfn_range.size()){
|
||||||
|
auto it = std::find_if(std::begin(memfn_range), std::end(memfn_range), [phys_addr](std::tuple<uint64_t, uint64_t> const& a){
|
||||||
|
return std::get<0>(a)<=phys_addr.val && (std::get<0>(a)+std::get<1>(a))>phys_addr.val;
|
||||||
|
});
|
||||||
|
if(it!=std::end(memfn_range)) {
|
||||||
|
auto idx = std::distance(std::begin(memfn_range), it);
|
||||||
|
res = memfn_write[idx]( phys_addr, length, data);
|
||||||
|
} else
|
||||||
|
res = write_mem( phys_addr, length, data);
|
||||||
|
} else {
|
||||||
|
res = write_mem( phys_addr, length, data);
|
||||||
|
}
|
||||||
if (unlikely(res != iss::Ok)) {
|
if (unlikely(res != iss::Ok)) {
|
||||||
this->reg.trap_state = (1 << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
|
this->trap_state = (1UL << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
|
||||||
fault_data=addr;
|
fault_data=addr;
|
||||||
}
|
}
|
||||||
return res;
|
return res;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -839,7 +891,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write(const address_type type, const ac
|
|||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
} catch (trap_access &ta) {
|
} catch (trap_access &ta) {
|
||||||
this->reg.trap_state = (1 << 31) | ta.id;
|
this->trap_state = (1UL << 31) | ta.id;
|
||||||
fault_data=ta.addr;
|
fault_data=ta.addr;
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
}
|
}
|
||||||
@ -885,7 +937,7 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT
|
|||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_cycle(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_cycle(unsigned addr, reg_t &val) {
|
||||||
auto cycle_val = this->reg.icount + cycle_offset;
|
auto cycle_val = this->icount + cycle_offset;
|
||||||
if (addr == mcycle) {
|
if (addr == mcycle) {
|
||||||
val = static_cast<reg_t>(cycle_val);
|
val = static_cast<reg_t>(cycle_val);
|
||||||
} else if (addr == mcycleh) {
|
} else if (addr == mcycleh) {
|
||||||
@ -907,16 +959,16 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT
|
|||||||
mcycle_csr = (static_cast<uint64_t>(val)<<32) + (mcycle_csr & 0xffffffff);
|
mcycle_csr = (static_cast<uint64_t>(val)<<32) + (mcycle_csr & 0xffffffff);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
cycle_offset = mcycle_csr-this->reg.icount; // TODO: relying on wrap-around
|
cycle_offset = mcycle_csr-this->icount; // TODO: relying on wrap-around
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_instret(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_instret(unsigned addr, reg_t &val) {
|
||||||
if ((addr&0xff) == (minstret&0xff)) {
|
if ((addr&0xff) == (minstret&0xff)) {
|
||||||
val = static_cast<reg_t>(this->reg.instret);
|
val = static_cast<reg_t>(this->instret);
|
||||||
} else if ((addr&0xff) == (minstreth&0xff)) {
|
} else if ((addr&0xff) == (minstreth&0xff)) {
|
||||||
if (sizeof(typename traits<BASE>::reg_t) != 4) return iss::Err;
|
if (sizeof(typename traits<BASE>::reg_t) != 4) return iss::Err;
|
||||||
val = static_cast<reg_t>(this->reg.instret >> 32);
|
val = static_cast<reg_t>(this->instret >> 32);
|
||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
@ -925,20 +977,20 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT
|
|||||||
if (sizeof(typename traits<BASE>::reg_t) != 4) {
|
if (sizeof(typename traits<BASE>::reg_t) != 4) {
|
||||||
if ((addr&0xff) == (minstreth&0xff))
|
if ((addr&0xff) == (minstreth&0xff))
|
||||||
return iss::Err;
|
return iss::Err;
|
||||||
this->reg.instret = static_cast<uint64_t>(val);
|
this->instret = static_cast<uint64_t>(val);
|
||||||
} else {
|
} else {
|
||||||
if ((addr&0xff) == (minstret&0xff)) {
|
if ((addr&0xff) == (minstret&0xff)) {
|
||||||
this->reg.instret = (this->reg.instret & 0xffffffff00000000) + val;
|
this->instret = (this->instret & 0xffffffff00000000) + val;
|
||||||
} else {
|
} else {
|
||||||
this->reg.instret = (static_cast<uint64_t>(val)<<32) + (this->reg.instret & 0xffffffff);
|
this->instret = (static_cast<uint64_t>(val)<<32) + (this->instret & 0xffffffff);
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
this->reg.instret--;
|
this->instret--;
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_time(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_time(unsigned addr, reg_t &val) {
|
||||||
uint64_t time_val = this->reg.icount / (100000000 / 32768 - 1); //-> ~3052;
|
uint64_t time_val = this->icount / (100000000 / 32768 - 1); //-> ~3052;
|
||||||
if (addr == time) {
|
if (addr == time) {
|
||||||
val = static_cast<reg_t>(time_val);
|
val = static_cast<reg_t>(time_val);
|
||||||
} else if (addr == timeh) {
|
} else if (addr == timeh) {
|
||||||
@ -953,14 +1005,12 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT
|
|||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_status(unsigned addr, reg_t &val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_status(unsigned addr, reg_t &val) {
|
||||||
auto req_priv_lvl = (addr >> 8) & 0x3;
|
val = state.mstatus & hart_state_type::get_mask((addr >> 8) & 0x3);
|
||||||
val = state.mstatus & hart_state_type::get_mask(req_priv_lvl);
|
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_status(unsigned addr, reg_t val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_status(unsigned addr, reg_t val) {
|
||||||
auto req_priv_lvl = (addr >> 8) & 0x3;
|
state.write_mstatus(val, (addr >> 8) & 0x3);
|
||||||
state.write_mstatus(val, req_priv_lvl);
|
|
||||||
check_interrupt();
|
check_interrupt();
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
@ -998,14 +1048,6 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT
|
|||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_ip(unsigned addr, reg_t val) {
|
|
||||||
auto mask = get_irq_mask((addr >> 8) & 0x3);
|
|
||||||
mask &= 0xf; // only xSIP is writable
|
|
||||||
csr[mip] = (csr[mip] & ~mask) | (val & mask);
|
|
||||||
check_interrupt();
|
|
||||||
return iss::Ok;
|
|
||||||
}
|
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_ideleg(unsigned addr, reg_t val) {
|
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_ideleg(unsigned addr, reg_t val) {
|
||||||
auto mask = 0b000100010001; // only U mode supported
|
auto mask = 0b000100010001; // only U mode supported
|
||||||
csr[mideleg] = (csr[mideleg] & ~mask) | (val & mask);
|
csr[mideleg] = (csr[mideleg] & ~mask) | (val & mask);
|
||||||
@ -1070,7 +1112,6 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write_intthresh(unsigned addr, reg_t va
|
|||||||
|
|
||||||
template <typename BASE, features_e FEAT>
|
template <typename BASE, features_e FEAT>
|
||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
|
iss::status riscv_hart_mu_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
|
||||||
if(mem_read_cb) return mem_read_cb(paddr, length, data);
|
|
||||||
switch (paddr.val) {
|
switch (paddr.val) {
|
||||||
case 0x0200BFF8: { // CLINT base, mtime reg
|
case 0x0200BFF8: { // CLINT base, mtime reg
|
||||||
if (sizeof(reg_t) < length) return iss::Err;
|
if (sizeof(reg_t) < length) return iss::Err;
|
||||||
@ -1082,7 +1123,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned le
|
|||||||
const mem_type::page_type &p = mem(paddr.val / mem.page_size);
|
const mem_type::page_type &p = mem(paddr.val / mem.page_size);
|
||||||
uint64_t offs = paddr.val & mem.page_addr_mask;
|
uint64_t offs = paddr.val & mem.page_addr_mask;
|
||||||
std::copy(p.data() + offs, p.data() + offs + length, data);
|
std::copy(p.data() + offs, p.data() + offs + length, data);
|
||||||
if (this->reg.icount > 30000) data[3] |= 0x80;
|
if (this->icount > 30000) data[3] |= 0x80;
|
||||||
} break;
|
} break;
|
||||||
default: {
|
default: {
|
||||||
for(auto offs=0U; offs<length; ++offs) {
|
for(auto offs=0U; offs<length; ++offs) {
|
||||||
@ -1095,14 +1136,12 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned le
|
|||||||
|
|
||||||
template <typename BASE, features_e FEAT>
|
template <typename BASE, features_e FEAT>
|
||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
|
iss::status riscv_hart_mu_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
|
||||||
if(mem_write_cb) return mem_write_cb(paddr, length, data);
|
|
||||||
switch (paddr.val) {
|
switch (paddr.val) {
|
||||||
case 0x10013000: // UART0 base, TXFIFO reg
|
case 0x10013000: // UART0 base, TXFIFO reg
|
||||||
case 0x10023000: // UART1 base, TXFIFO reg
|
case 0x10023000: // UART1 base, TXFIFO reg
|
||||||
uart_buf << (char)data[0];
|
uart_buf << (char)data[0];
|
||||||
if (((char)data[0]) == '\n' || data[0] == 0) {
|
if (((char)data[0]) == '\n' || data[0] == 0) {
|
||||||
// LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send
|
LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send '"<<uart_buf.str()<<"'";
|
||||||
// '"<<uart_buf.str()<<"'";
|
|
||||||
std::cout << uart_buf.str();
|
std::cout << uart_buf.str();
|
||||||
uart_buf.str("");
|
uart_buf.str("");
|
||||||
}
|
}
|
||||||
@ -1142,7 +1181,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned l
|
|||||||
LOG(INFO) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
|
LOG(INFO) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
|
||||||
<< "), stopping simulation";
|
<< "), stopping simulation";
|
||||||
}
|
}
|
||||||
this->reg.trap_state=std::numeric_limits<uint32_t>::max();
|
this->trap_state=std::numeric_limits<uint32_t>::max();
|
||||||
this->interrupt_sim=hostvar;
|
this->interrupt_sim=hostvar;
|
||||||
break;
|
break;
|
||||||
//throw(iss::simulation_stopped(hostvar));
|
//throw(iss::simulation_stopped(hostvar));
|
||||||
@ -1171,61 +1210,19 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned l
|
|||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
void read_uint32(uint64_t offs, uint32_t& reg, uint8_t *const data, unsigned length) {
|
|
||||||
auto reg_ptr = reinterpret_cast<uint8_t*>(®);
|
|
||||||
switch (offs & 0x3) {
|
|
||||||
case 0:
|
|
||||||
for (auto i = 0U; i < length; ++i)
|
|
||||||
*(data + i) = *(reg_ptr + i);
|
|
||||||
break;
|
|
||||||
case 1:
|
|
||||||
for (auto i = 0U; i < length; ++i)
|
|
||||||
*(data + i) = *(reg_ptr + 1 + i);
|
|
||||||
break;
|
|
||||||
case 2:
|
|
||||||
for (auto i = 0U; i < length; ++i)
|
|
||||||
*(data + i) = *(reg_ptr + 2 + i);
|
|
||||||
break;
|
|
||||||
case 3:
|
|
||||||
*data = *(reg_ptr + 3);
|
|
||||||
break;
|
|
||||||
}
|
|
||||||
}
|
|
||||||
|
|
||||||
void write_uint32(uint64_t offs, uint32_t& reg, const uint8_t *const data, unsigned length) {
|
|
||||||
auto reg_ptr = reinterpret_cast<uint8_t*>(®);
|
|
||||||
switch (offs & 0x3) {
|
|
||||||
case 0:
|
|
||||||
for (auto i = 0U; i < length; ++i)
|
|
||||||
*(reg_ptr + i) = *(data + i);
|
|
||||||
break;
|
|
||||||
case 1:
|
|
||||||
for (auto i = 0U; i < length; ++i)
|
|
||||||
*(reg_ptr + 1 + i) = *(data + i);
|
|
||||||
break;
|
|
||||||
case 2:
|
|
||||||
for (auto i = 0U; i < length; ++i)
|
|
||||||
*(reg_ptr + 2 + i) = *(data + i);
|
|
||||||
break;
|
|
||||||
case 3:
|
|
||||||
*(reg_ptr + 3) = *data ;
|
|
||||||
break;
|
|
||||||
}
|
|
||||||
}
|
|
||||||
|
|
||||||
template<typename BASE, features_e FEAT>
|
template<typename BASE, features_e FEAT>
|
||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned length, uint8_t *const data) {
|
iss::status riscv_hart_mu_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned length, uint8_t *const data) {
|
||||||
if(addr==clic_base_addr) { // cliccfg
|
if(addr==cfg.clic_base) { // cliccfg
|
||||||
*data=clic_cfg_reg;
|
*data=clic_cfg_reg;
|
||||||
for(auto i=1; i<length; ++i) *(data+i)=0;
|
for(auto i=1; i<length; ++i) *(data+i)=0;
|
||||||
} else if(addr>=(clic_base_addr+4) && (addr+length)<=(clic_base_addr+8)){ // clicinfo
|
} else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+8)){ // clicinfo
|
||||||
read_uint32(addr, clic_info_reg, data, length);
|
read_reg_uint32(addr, clic_info_reg, data, length);
|
||||||
} else if(addr>=(clic_base_addr+0x40) && (addr+length)<=(clic_base_addr+0x40+clic_num_trigger*4)){ // clicinttrig
|
} else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
|
||||||
auto offset = ((addr&0x7fff)-0x40)/4;
|
auto offset = ((addr&0x7fff)-0x40)/4;
|
||||||
read_uint32(addr, clic_inttrig_reg[offset], data, length);
|
read_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
|
||||||
} else if(addr>=(clic_base_addr+0x1000) && (addr+length)<=(clic_base_addr+clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
|
} else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
|
||||||
auto offset = ((addr&0x7fff)-0x1000)/4;
|
auto offset = ((addr&0x7fff)-0x1000)/4;
|
||||||
read_uint32(addr, clic_int_reg[offset].raw, data, length);
|
read_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
|
||||||
} else {
|
} else {
|
||||||
for(auto i = 0U; i<length; ++i) *(data+i)=0;
|
for(auto i = 0U; i<length; ++i) *(data+i)=0;
|
||||||
}
|
}
|
||||||
@ -1234,17 +1231,18 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned lengt
|
|||||||
|
|
||||||
template<typename BASE, features_e FEAT>
|
template<typename BASE, features_e FEAT>
|
||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned length, const uint8_t *const data) {
|
iss::status riscv_hart_mu_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned length, const uint8_t *const data) {
|
||||||
if(addr==clic_base_addr) { // cliccfg
|
if(addr==cfg.clic_base) { // cliccfg
|
||||||
clic_cfg_reg = *data;
|
clic_cfg_reg = *data;
|
||||||
clic_cfg_reg&= 0x7e;
|
clic_cfg_reg&= 0x7e;
|
||||||
// } else if(addr>=(clic_base_addr+4) && (addr+length)<=(clic_base_addr+4)){ // clicinfo
|
// } else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+4)){ // clicinfo
|
||||||
// write_uint32(addr, clic_info_reg, data, length);
|
// write_uint32(addr, clic_info_reg, data, length);
|
||||||
} else if(addr>=(clic_base_addr+0x40) && (addr+length)<=(clic_base_addr+0xC0)){ // clicinttrig
|
} else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
|
||||||
auto offset = ((addr&0x7fff)-0x40)/4;
|
auto offset = ((addr&0x7fff)-0x40)/4;
|
||||||
write_uint32(addr, clic_inttrig_reg[offset], data, length);
|
write_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
|
||||||
} else if(addr>=(clic_base_addr+0x1000) && (addr+length)<=(clic_base_addr+clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
|
} else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
|
||||||
auto offset = ((addr&0x7fff)-0x1000)/4;
|
auto offset = ((addr&0x7fff)-0x1000)/4;
|
||||||
write_uint32(addr, clic_int_reg[offset].raw, data, length);
|
write_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
|
||||||
|
clic_int_reg[offset].raw &= 0xf0c70101; // clicIntCtlBits->0xf0, clicintattr->0xc7, clicintie->0x1, clicintip->0x1
|
||||||
}
|
}
|
||||||
return iss::Ok;
|
return iss::Ok;
|
||||||
}
|
}
|
||||||
@ -1262,8 +1260,8 @@ template <typename BASE, features_e FEAT> void riscv_hart_mu_p<BASE, FEAT>::chec
|
|||||||
// any synchronous traps.
|
// any synchronous traps.
|
||||||
auto ena_irq = csr[mip] & csr[mie];
|
auto ena_irq = csr[mip] & csr[mie];
|
||||||
|
|
||||||
bool mie = state.mstatus.MIE;
|
bool mstatus_mie = state.mstatus.MIE;
|
||||||
auto m_enabled = this->reg.PRIV < PRIV_M || mie;
|
auto m_enabled = this->reg.PRIV < PRIV_M || mstatus_mie;
|
||||||
auto enabled_interrupts = m_enabled ? ena_irq & ~ideleg : 0;
|
auto enabled_interrupts = m_enabled ? ena_irq & ~ideleg : 0;
|
||||||
|
|
||||||
if (enabled_interrupts != 0) {
|
if (enabled_interrupts != 0) {
|
||||||
@ -1272,19 +1270,19 @@ template <typename BASE, features_e FEAT> void riscv_hart_mu_p<BASE, FEAT>::chec
|
|||||||
enabled_interrupts >>= 1;
|
enabled_interrupts >>= 1;
|
||||||
res++;
|
res++;
|
||||||
}
|
}
|
||||||
this->reg.pending_trap = res << 16 | 1; // 0x80 << 24 | (cause << 16) | trap_id
|
this->pending_trap = res << 16 | 1; // 0x80 << 24 | (cause << 16) | trap_id
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename BASE, features_e FEAT> uint64_t riscv_hart_mu_p<BASE, FEAT>::enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) {
|
template <typename BASE, features_e FEAT> uint64_t riscv_hart_mu_p<BASE, FEAT>::enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) {
|
||||||
// flags are ACTIVE[31:31], CAUSE[30:16], TRAPID[15:0]
|
// flags are ACTIVE[31:31], CAUSE[30:16], TRAPID[15:0]
|
||||||
// calculate and write mcause val
|
// calculate and write mcause val
|
||||||
if(flags==std::numeric_limits<uint64_t>::max()) flags=this->reg.trap_state;
|
if(flags==std::numeric_limits<uint64_t>::max()) flags=this->trap_state;
|
||||||
auto trap_id = bit_sub<0, 16>(flags);
|
auto trap_id = bit_sub<0, 16>(flags);
|
||||||
auto cause = bit_sub<16, 15>(flags);
|
auto cause = bit_sub<16, 15>(flags);
|
||||||
if (trap_id == 0 && cause == 11) cause = 0x8 + this->reg.PRIV; // adjust environment call cause
|
if (trap_id == 0 && cause == 11) cause = 0x8 + this->reg.PRIV; // adjust environment call cause
|
||||||
// calculate effective privilege level
|
// calculate effective privilege level
|
||||||
auto new_priv = PRIV_M;
|
unsigned new_priv = PRIV_M;
|
||||||
if (trap_id == 0) { // exception
|
if (trap_id == 0) { // exception
|
||||||
if (this->reg.PRIV != PRIV_M && ((csr[medeleg] >> cause) & 0x1) != 0)
|
if (this->reg.PRIV != PRIV_M && ((csr[medeleg] >> cause) & 0x1) != 0)
|
||||||
new_priv = PRIV_U;
|
new_priv = PRIV_U;
|
||||||
@ -1305,10 +1303,13 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_mu_p<BASE, FEAT>::
|
|||||||
csr[utval | (new_priv << 8)] = (instr & 0x3)==3?instr:instr&0xffff;
|
csr[utval | (new_priv << 8)] = (instr & 0x3)==3?instr:instr&0xffff;
|
||||||
break;
|
break;
|
||||||
case 3:
|
case 3:
|
||||||
//TODO: implement debug mode behavior
|
if((FEAT & FEAT_DEBUG) && (csr[dcsr] & 0x8000)) {
|
||||||
// csr[dpc] = addr;
|
this->reg.DPC = addr;
|
||||||
// csr[dcsr] = (csr[dcsr] & ~0x1c3) | (1<<6) | PRIV_M; //FIXME: cause should not be 4 (stepi)
|
csr[dcsr] = (csr[dcsr] & ~0x1c3) | (1<<6) | PRIV_M; //FIXME: cause should not be 4 (stepi)
|
||||||
csr[utval | (new_priv << 8)] = addr;
|
new_priv = this->reg.PRIV | PRIV_D;
|
||||||
|
} else {
|
||||||
|
csr[utval | (new_priv << 8)] = addr;
|
||||||
|
}
|
||||||
break;
|
break;
|
||||||
case 4:
|
case 4:
|
||||||
case 6:
|
case 6:
|
||||||
@ -1323,7 +1324,7 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_mu_p<BASE, FEAT>::
|
|||||||
if (this->reg.PRIV != PRIV_M && ((csr[mideleg] >> cause) & 0x1) != 0)
|
if (this->reg.PRIV != PRIV_M && ((csr[mideleg] >> cause) & 0x1) != 0)
|
||||||
new_priv = PRIV_U;
|
new_priv = PRIV_U;
|
||||||
csr[uepc | (new_priv << 8)] = this->reg.NEXT_PC; // store next address if interrupt
|
csr[uepc | (new_priv << 8)] = this->reg.NEXT_PC; // store next address if interrupt
|
||||||
this->reg.pending_trap = 0;
|
this->pending_trap = 0;
|
||||||
}
|
}
|
||||||
size_t adr = ucause | (new_priv << 8);
|
size_t adr = ucause | (new_priv << 8);
|
||||||
csr[adr] = (trap_id << (traits<BASE>::XLEN-1)) + cause;
|
csr[adr] = (trap_id << (traits<BASE>::XLEN-1)) + cause;
|
||||||
@ -1363,7 +1364,7 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_mu_p<BASE, FEAT>::
|
|||||||
<< lvl[this->reg.PRIV] << " to " << lvl[new_priv];
|
<< lvl[this->reg.PRIV] << " to " << lvl[new_priv];
|
||||||
// reset trap state
|
// reset trap state
|
||||||
this->reg.PRIV = new_priv;
|
this->reg.PRIV = new_priv;
|
||||||
this->reg.trap_state = 0;
|
this->trap_state = 0;
|
||||||
return this->reg.NEXT_PC;
|
return this->reg.NEXT_PC;
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -1372,7 +1373,7 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_mu_p<BASE, FEAT>::
|
|||||||
auto inst_priv = (flags & 0x3)? 3:0;
|
auto inst_priv = (flags & 0x3)? 3:0;
|
||||||
if(inst_priv>cur_priv){
|
if(inst_priv>cur_priv){
|
||||||
auto trap_val = 0x80ULL << 24 | (2 << 16); // illegal instruction
|
auto trap_val = 0x80ULL << 24 | (2 << 16); // illegal instruction
|
||||||
this->reg.trap_state = trap_val;
|
this->trap_state = trap_val;
|
||||||
this->reg.NEXT_PC = std::numeric_limits<uint32_t>::max();
|
this->reg.NEXT_PC = std::numeric_limits<uint32_t>::max();
|
||||||
} else {
|
} else {
|
||||||
auto status = state.mstatus;
|
auto status = state.mstatus;
|
@ -30,9 +30,9 @@
|
|||||||
*
|
*
|
||||||
*******************************************************************************/
|
*******************************************************************************/
|
||||||
|
|
||||||
|
#include "tgc_c.h"
|
||||||
#include "util/ities.h"
|
#include "util/ities.h"
|
||||||
#include <util/logging.h>
|
#include <util/logging.h>
|
||||||
#include <iss/arch/tgc_c.h>
|
|
||||||
#include <cstdio>
|
#include <cstdio>
|
||||||
#include <cstring>
|
#include <cstring>
|
||||||
#include <fstream>
|
#include <fstream>
|
||||||
@ -41,12 +41,10 @@ using namespace iss::arch;
|
|||||||
|
|
||||||
constexpr std::array<const char*, 36> iss::arch::traits<iss::arch::tgc_c>::reg_names;
|
constexpr std::array<const char*, 36> iss::arch::traits<iss::arch::tgc_c>::reg_names;
|
||||||
constexpr std::array<const char*, 36> iss::arch::traits<iss::arch::tgc_c>::reg_aliases;
|
constexpr std::array<const char*, 36> iss::arch::traits<iss::arch::tgc_c>::reg_aliases;
|
||||||
constexpr std::array<const uint32_t, 41> iss::arch::traits<iss::arch::tgc_c>::reg_bit_widths;
|
constexpr std::array<const uint32_t, 36> iss::arch::traits<iss::arch::tgc_c>::reg_bit_widths;
|
||||||
constexpr std::array<const uint32_t, 41> iss::arch::traits<iss::arch::tgc_c>::reg_byte_offsets;
|
constexpr std::array<const uint32_t, 36> iss::arch::traits<iss::arch::tgc_c>::reg_byte_offsets;
|
||||||
|
|
||||||
tgc_c::tgc_c() {
|
tgc_c::tgc_c() = default;
|
||||||
reg.icount = 0;
|
|
||||||
}
|
|
||||||
|
|
||||||
tgc_c::~tgc_c() = default;
|
tgc_c::~tgc_c() = default;
|
||||||
|
|
||||||
@ -57,8 +55,8 @@ void tgc_c::reset(uint64_t address) {
|
|||||||
reg.PC=address;
|
reg.PC=address;
|
||||||
reg.NEXT_PC=reg.PC;
|
reg.NEXT_PC=reg.PC;
|
||||||
reg.PRIV=0x3;
|
reg.PRIV=0x3;
|
||||||
reg.trap_state=0;
|
trap_state=0;
|
||||||
reg.icount=0;
|
icount=0;
|
||||||
}
|
}
|
||||||
|
|
||||||
uint8_t *tgc_c::get_regs_base_ptr() {
|
uint8_t *tgc_c::get_regs_base_ptr() {
|
@ -53,17 +53,12 @@ template <> struct traits<tgc_c> {
|
|||||||
static constexpr std::array<const char*, 36> reg_aliases{
|
static constexpr std::array<const char*, 36> reg_aliases{
|
||||||
{"ZERO", "RA", "SP", "GP", "TP", "T0", "T1", "T2", "S0", "S1", "A0", "A1", "A2", "A3", "A4", "A5", "A6", "A7", "S2", "S3", "S4", "S5", "S6", "S7", "S8", "S9", "S10", "S11", "T3", "T4", "T5", "T6", "PC", "NEXT_PC", "PRIV", "DPC"}};
|
{"ZERO", "RA", "SP", "GP", "TP", "T0", "T1", "T2", "S0", "S1", "A0", "A1", "A2", "A3", "A4", "A5", "A6", "A7", "S2", "S3", "S4", "S5", "S6", "S7", "S8", "S9", "S10", "S11", "T3", "T4", "T5", "T6", "PC", "NEXT_PC", "PRIV", "DPC"}};
|
||||||
|
|
||||||
enum constants {MISA_VAL=0b01000000000000000001000100000100, MARCHID_VAL=0x80000003, XLEN=32, CSR_SIZE=4096, INSTR_ALIGNMENT=2, fence=0, fencei=1, fencevmal=2, fencevmau=3, MUL_LEN=64};
|
enum constants {MISA_VAL=0b01000000000000000001000100000100, MARCHID_VAL=0x80000003, XLEN=32, INSTR_ALIGNMENT=2, RFS=32, fence=0, fencei=1, fencevmal=2, fencevmau=3, CSR_SIZE=4096, MUL_LEN=64};
|
||||||
|
|
||||||
constexpr static unsigned FP_REGS_SIZE = 0;
|
constexpr static unsigned FP_REGS_SIZE = 0;
|
||||||
|
|
||||||
enum reg_e {
|
enum reg_e {
|
||||||
X0, X1, X2, X3, X4, X5, X6, X7, X8, X9, X10, X11, X12, X13, X14, X15, X16, X17, X18, X19, X20, X21, X22, X23, X24, X25, X26, X27, X28, X29, X30, X31, PC, NEXT_PC, PRIV, DPC, NUM_REGS,
|
X0, X1, X2, X3, X4, X5, X6, X7, X8, X9, X10, X11, X12, X13, X14, X15, X16, X17, X18, X19, X20, X21, X22, X23, X24, X25, X26, X27, X28, X29, X30, X31, PC, NEXT_PC, PRIV, DPC, NUM_REGS
|
||||||
TRAP_STATE=NUM_REGS,
|
|
||||||
PENDING_TRAP,
|
|
||||||
ICOUNT,
|
|
||||||
CYCLE,
|
|
||||||
INSTRET
|
|
||||||
};
|
};
|
||||||
|
|
||||||
using reg_t = uint32_t;
|
using reg_t = uint32_t;
|
||||||
@ -76,17 +71,17 @@ template <> struct traits<tgc_c> {
|
|||||||
|
|
||||||
using phys_addr_t = iss::typed_addr_t<iss::address_type::PHYSICAL>;
|
using phys_addr_t = iss::typed_addr_t<iss::address_type::PHYSICAL>;
|
||||||
|
|
||||||
static constexpr std::array<const uint32_t, 41> reg_bit_widths{
|
static constexpr std::array<const uint32_t, 36> reg_bit_widths{
|
||||||
{32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,8,32,32,32,64,64,64}};
|
{32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,32,8,32}};
|
||||||
|
|
||||||
static constexpr std::array<const uint32_t, 41> reg_byte_offsets{
|
static constexpr std::array<const uint32_t, 36> reg_byte_offsets{
|
||||||
{0,4,8,12,16,20,24,28,32,36,40,44,48,52,56,60,64,68,72,76,80,84,88,92,96,100,104,108,112,116,120,124,128,132,136,137,141,145,149,157,165}};
|
{0,4,8,12,16,20,24,28,32,36,40,44,48,52,56,60,64,68,72,76,80,84,88,92,96,100,104,108,112,116,120,124,128,132,136,137}};
|
||||||
|
|
||||||
static const uint64_t addr_mask = (reg_t(1) << (XLEN - 1)) | ((reg_t(1) << (XLEN - 1)) - 1);
|
static const uint64_t addr_mask = (reg_t(1) << (XLEN - 1)) | ((reg_t(1) << (XLEN - 1)) - 1);
|
||||||
|
|
||||||
enum sreg_flag_e { FLAGS };
|
enum sreg_flag_e { FLAGS };
|
||||||
|
|
||||||
enum mem_type_e { MEM, CSR, FENCE, RES };
|
enum mem_type_e { MEM, FENCE, RES, CSR };
|
||||||
|
|
||||||
enum class opcode_e : unsigned short {
|
enum class opcode_e : unsigned short {
|
||||||
LUI = 0,
|
LUI = 0,
|
||||||
@ -129,56 +124,53 @@ template <> struct traits<tgc_c> {
|
|||||||
FENCE = 37,
|
FENCE = 37,
|
||||||
ECALL = 38,
|
ECALL = 38,
|
||||||
EBREAK = 39,
|
EBREAK = 39,
|
||||||
URET = 40,
|
MRET = 40,
|
||||||
SRET = 41,
|
WFI = 41,
|
||||||
MRET = 42,
|
CSRRW = 42,
|
||||||
WFI = 43,
|
CSRRS = 43,
|
||||||
DRET = 44,
|
CSRRC = 44,
|
||||||
CSRRW = 45,
|
CSRRWI = 45,
|
||||||
CSRRS = 46,
|
CSRRSI = 46,
|
||||||
CSRRC = 47,
|
CSRRCI = 47,
|
||||||
CSRRWI = 48,
|
FENCE_I = 48,
|
||||||
CSRRSI = 49,
|
MUL = 49,
|
||||||
CSRRCI = 50,
|
MULH = 50,
|
||||||
FENCE_I = 51,
|
MULHSU = 51,
|
||||||
MUL = 52,
|
MULHU = 52,
|
||||||
MULH = 53,
|
DIV = 53,
|
||||||
MULHSU = 54,
|
DIVU = 54,
|
||||||
MULHU = 55,
|
REM = 55,
|
||||||
DIV = 56,
|
REMU = 56,
|
||||||
DIVU = 57,
|
CADDI4SPN = 57,
|
||||||
REM = 58,
|
CLW = 58,
|
||||||
REMU = 59,
|
CSW = 59,
|
||||||
CADDI4SPN = 60,
|
CADDI = 60,
|
||||||
CLW = 61,
|
CNOP = 61,
|
||||||
CSW = 62,
|
CJAL = 62,
|
||||||
CADDI = 63,
|
CLI = 63,
|
||||||
CNOP = 64,
|
CLUI = 64,
|
||||||
CJAL = 65,
|
CADDI16SP = 65,
|
||||||
CLI = 66,
|
__reserved_clui = 66,
|
||||||
CLUI = 67,
|
CSRLI = 67,
|
||||||
CADDI16SP = 68,
|
CSRAI = 68,
|
||||||
__reserved_clui = 69,
|
CANDI = 69,
|
||||||
CSRLI = 70,
|
CSUB = 70,
|
||||||
CSRAI = 71,
|
CXOR = 71,
|
||||||
CANDI = 72,
|
COR = 72,
|
||||||
CSUB = 73,
|
CAND = 73,
|
||||||
CXOR = 74,
|
CJ = 74,
|
||||||
COR = 75,
|
CBEQZ = 75,
|
||||||
CAND = 76,
|
CBNEZ = 76,
|
||||||
CJ = 77,
|
CSLLI = 77,
|
||||||
CBEQZ = 78,
|
CLWSP = 78,
|
||||||
CBNEZ = 79,
|
CMV = 79,
|
||||||
CSLLI = 80,
|
CJR = 80,
|
||||||
CLWSP = 81,
|
__reserved_cmv = 81,
|
||||||
CMV = 82,
|
CADD = 82,
|
||||||
CJR = 83,
|
CJALR = 83,
|
||||||
__reserved_cmv = 84,
|
CEBREAK = 84,
|
||||||
CADD = 85,
|
CSWSP = 85,
|
||||||
CJALR = 86,
|
DII = 86,
|
||||||
CEBREAK = 87,
|
|
||||||
CSWSP = 88,
|
|
||||||
DII = 89,
|
|
||||||
MAX_OPCODE
|
MAX_OPCODE
|
||||||
};
|
};
|
||||||
};
|
};
|
||||||
@ -197,7 +189,7 @@ struct tgc_c: public arch_if {
|
|||||||
|
|
||||||
uint8_t* get_regs_base_ptr() override;
|
uint8_t* get_regs_base_ptr() override;
|
||||||
|
|
||||||
inline uint64_t get_icount() { return reg.icount; }
|
inline uint64_t get_icount() { return icount; }
|
||||||
|
|
||||||
inline bool should_stop() { return interrupt_sim; }
|
inline bool should_stop() { return interrupt_sim; }
|
||||||
|
|
||||||
@ -215,7 +207,7 @@ struct tgc_c: public arch_if {
|
|||||||
|
|
||||||
virtual iss::sync_type needed_sync() const { return iss::NO_SYNC; }
|
virtual iss::sync_type needed_sync() const { return iss::NO_SYNC; }
|
||||||
|
|
||||||
inline uint32_t get_last_branch() { return reg.last_branch; }
|
inline uint32_t get_last_branch() { return last_branch; }
|
||||||
|
|
||||||
|
|
||||||
#pragma pack(push, 1)
|
#pragma pack(push, 1)
|
||||||
@ -256,12 +248,14 @@ struct tgc_c: public arch_if {
|
|||||||
uint32_t NEXT_PC = 0;
|
uint32_t NEXT_PC = 0;
|
||||||
uint8_t PRIV = 0;
|
uint8_t PRIV = 0;
|
||||||
uint32_t DPC = 0;
|
uint32_t DPC = 0;
|
||||||
uint32_t trap_state = 0, pending_trap = 0;
|
|
||||||
uint64_t icount = 0;
|
|
||||||
uint64_t instret = 0;
|
|
||||||
uint32_t last_branch;
|
|
||||||
} reg;
|
} reg;
|
||||||
#pragma pack(pop)
|
#pragma pack(pop)
|
||||||
|
uint32_t trap_state = 0, pending_trap = 0;
|
||||||
|
uint64_t icount = 0;
|
||||||
|
uint64_t cycle = 0;
|
||||||
|
uint64_t instret = 0;
|
||||||
|
uint32_t instruction = 0;
|
||||||
|
uint32_t last_branch = 0;
|
||||||
std::array<address_type, 4> addr_mode;
|
std::array<address_type, 4> addr_mode;
|
||||||
|
|
||||||
uint64_t interrupt_sim=0;
|
uint64_t interrupt_sim=0;
|
175
src/iss/arch/tgc_c_decoder.cpp
Normal file
175
src/iss/arch/tgc_c_decoder.cpp
Normal file
@ -0,0 +1,175 @@
|
|||||||
|
#include "tgc_c.h"
|
||||||
|
#include <vector>
|
||||||
|
#include <array>
|
||||||
|
#include <cstdlib>
|
||||||
|
#include <algorithm>
|
||||||
|
|
||||||
|
namespace iss {
|
||||||
|
namespace arch {
|
||||||
|
namespace {
|
||||||
|
// according to
|
||||||
|
// https://stackoverflow.com/questions/8871204/count-number-of-1s-in-binary-representation
|
||||||
|
#ifdef __GCC__
|
||||||
|
constexpr size_t bit_count(uint32_t u) { return __builtin_popcount(u); }
|
||||||
|
#elif __cplusplus < 201402L
|
||||||
|
constexpr size_t uCount(uint32_t u) { return u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111); }
|
||||||
|
constexpr size_t bit_count(uint32_t u) { return ((uCount(u) + (uCount(u) >> 3)) & 030707070707) % 63; }
|
||||||
|
#else
|
||||||
|
constexpr size_t bit_count(uint32_t u) {
|
||||||
|
size_t uCount = u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111);
|
||||||
|
return ((uCount + (uCount >> 3)) & 030707070707) % 63;
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
|
||||||
|
using opcode_e = traits<tgc_c>::opcode_e;
|
||||||
|
|
||||||
|
/****************************************************************************
|
||||||
|
* start opcode definitions
|
||||||
|
****************************************************************************/
|
||||||
|
struct instruction_desriptor {
|
||||||
|
size_t length;
|
||||||
|
uint32_t value;
|
||||||
|
uint32_t mask;
|
||||||
|
opcode_e op;
|
||||||
|
};
|
||||||
|
|
||||||
|
const std::array<instruction_desriptor, 90> instr_descr = {{
|
||||||
|
/* entries are: size, valid value, valid mask, function ptr */
|
||||||
|
{32, 0b00000000000000000000000000110111, 0b00000000000000000000000001111111, opcode_e::LUI},
|
||||||
|
{32, 0b00000000000000000000000000010111, 0b00000000000000000000000001111111, opcode_e::AUIPC},
|
||||||
|
{32, 0b00000000000000000000000001101111, 0b00000000000000000000000001111111, opcode_e::JAL},
|
||||||
|
{32, 0b00000000000000000000000001100111, 0b00000000000000000111000001111111, opcode_e::JALR},
|
||||||
|
{32, 0b00000000000000000000000001100011, 0b00000000000000000111000001111111, opcode_e::BEQ},
|
||||||
|
{32, 0b00000000000000000001000001100011, 0b00000000000000000111000001111111, opcode_e::BNE},
|
||||||
|
{32, 0b00000000000000000100000001100011, 0b00000000000000000111000001111111, opcode_e::BLT},
|
||||||
|
{32, 0b00000000000000000101000001100011, 0b00000000000000000111000001111111, opcode_e::BGE},
|
||||||
|
{32, 0b00000000000000000110000001100011, 0b00000000000000000111000001111111, opcode_e::BLTU},
|
||||||
|
{32, 0b00000000000000000111000001100011, 0b00000000000000000111000001111111, opcode_e::BGEU},
|
||||||
|
{32, 0b00000000000000000000000000000011, 0b00000000000000000111000001111111, opcode_e::LB},
|
||||||
|
{32, 0b00000000000000000001000000000011, 0b00000000000000000111000001111111, opcode_e::LH},
|
||||||
|
{32, 0b00000000000000000010000000000011, 0b00000000000000000111000001111111, opcode_e::LW},
|
||||||
|
{32, 0b00000000000000000100000000000011, 0b00000000000000000111000001111111, opcode_e::LBU},
|
||||||
|
{32, 0b00000000000000000101000000000011, 0b00000000000000000111000001111111, opcode_e::LHU},
|
||||||
|
{32, 0b00000000000000000000000000100011, 0b00000000000000000111000001111111, opcode_e::SB},
|
||||||
|
{32, 0b00000000000000000001000000100011, 0b00000000000000000111000001111111, opcode_e::SH},
|
||||||
|
{32, 0b00000000000000000010000000100011, 0b00000000000000000111000001111111, opcode_e::SW},
|
||||||
|
{32, 0b00000000000000000000000000010011, 0b00000000000000000111000001111111, opcode_e::ADDI},
|
||||||
|
{32, 0b00000000000000000010000000010011, 0b00000000000000000111000001111111, opcode_e::SLTI},
|
||||||
|
{32, 0b00000000000000000011000000010011, 0b00000000000000000111000001111111, opcode_e::SLTIU},
|
||||||
|
{32, 0b00000000000000000100000000010011, 0b00000000000000000111000001111111, opcode_e::XORI},
|
||||||
|
{32, 0b00000000000000000110000000010011, 0b00000000000000000111000001111111, opcode_e::ORI},
|
||||||
|
{32, 0b00000000000000000111000000010011, 0b00000000000000000111000001111111, opcode_e::ANDI},
|
||||||
|
{32, 0b00000000000000000001000000010011, 0b11111110000000000111000001111111, opcode_e::SLLI},
|
||||||
|
{32, 0b00000000000000000101000000010011, 0b11111110000000000111000001111111, opcode_e::SRLI},
|
||||||
|
{32, 0b01000000000000000101000000010011, 0b11111110000000000111000001111111, opcode_e::SRAI},
|
||||||
|
{32, 0b00000000000000000000000000110011, 0b11111110000000000111000001111111, opcode_e::ADD},
|
||||||
|
{32, 0b01000000000000000000000000110011, 0b11111110000000000111000001111111, opcode_e::SUB},
|
||||||
|
{32, 0b00000000000000000001000000110011, 0b11111110000000000111000001111111, opcode_e::SLL},
|
||||||
|
{32, 0b00000000000000000010000000110011, 0b11111110000000000111000001111111, opcode_e::SLT},
|
||||||
|
{32, 0b00000000000000000011000000110011, 0b11111110000000000111000001111111, opcode_e::SLTU},
|
||||||
|
{32, 0b00000000000000000100000000110011, 0b11111110000000000111000001111111, opcode_e::XOR},
|
||||||
|
{32, 0b00000000000000000101000000110011, 0b11111110000000000111000001111111, opcode_e::SRL},
|
||||||
|
{32, 0b01000000000000000101000000110011, 0b11111110000000000111000001111111, opcode_e::SRA},
|
||||||
|
{32, 0b00000000000000000110000000110011, 0b11111110000000000111000001111111, opcode_e::OR},
|
||||||
|
{32, 0b00000000000000000111000000110011, 0b11111110000000000111000001111111, opcode_e::AND},
|
||||||
|
{32, 0b00000000000000000000000000001111, 0b00000000000000000111000001111111, opcode_e::FENCE},
|
||||||
|
{32, 0b00000000000000000000000001110011, 0b11111111111111111111111111111111, opcode_e::ECALL},
|
||||||
|
{32, 0b00000000000100000000000001110011, 0b11111111111111111111111111111111, opcode_e::EBREAK},
|
||||||
|
{32, 0b00000000001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::URET},
|
||||||
|
{32, 0b00010000001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::SRET},
|
||||||
|
{32, 0b00110000001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::MRET},
|
||||||
|
{32, 0b00010000010100000000000001110011, 0b11111111111111111111111111111111, opcode_e::WFI},
|
||||||
|
{32, 0b01111011001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::DRET},
|
||||||
|
{32, 0b00000000000000000001000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRW},
|
||||||
|
{32, 0b00000000000000000010000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRS},
|
||||||
|
{32, 0b00000000000000000011000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRC},
|
||||||
|
{32, 0b00000000000000000101000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRWI},
|
||||||
|
{32, 0b00000000000000000110000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRSI},
|
||||||
|
{32, 0b00000000000000000111000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRCI},
|
||||||
|
{32, 0b00000000000000000001000000001111, 0b00000000000000000111000001111111, opcode_e::FENCE_I},
|
||||||
|
{32, 0b00000010000000000000000000110011, 0b11111110000000000111000001111111, opcode_e::MUL},
|
||||||
|
{32, 0b00000010000000000001000000110011, 0b11111110000000000111000001111111, opcode_e::MULH},
|
||||||
|
{32, 0b00000010000000000010000000110011, 0b11111110000000000111000001111111, opcode_e::MULHSU},
|
||||||
|
{32, 0b00000010000000000011000000110011, 0b11111110000000000111000001111111, opcode_e::MULHU},
|
||||||
|
{32, 0b00000010000000000100000000110011, 0b11111110000000000111000001111111, opcode_e::DIV},
|
||||||
|
{32, 0b00000010000000000101000000110011, 0b11111110000000000111000001111111, opcode_e::DIVU},
|
||||||
|
{32, 0b00000010000000000110000000110011, 0b11111110000000000111000001111111, opcode_e::REM},
|
||||||
|
{32, 0b00000010000000000111000000110011, 0b11111110000000000111000001111111, opcode_e::REMU},
|
||||||
|
{16, 0b0000000000000000, 0b1110000000000011, opcode_e::CADDI4SPN},
|
||||||
|
{16, 0b0100000000000000, 0b1110000000000011, opcode_e::CLW},
|
||||||
|
{16, 0b1100000000000000, 0b1110000000000011, opcode_e::CSW},
|
||||||
|
{16, 0b0000000000000001, 0b1110000000000011, opcode_e::CADDI},
|
||||||
|
{16, 0b0000000000000001, 0b1110111110000011, opcode_e::CNOP},
|
||||||
|
{16, 0b0010000000000001, 0b1110000000000011, opcode_e::CJAL},
|
||||||
|
{16, 0b0100000000000001, 0b1110000000000011, opcode_e::CLI},
|
||||||
|
{16, 0b0110000000000001, 0b1110000000000011, opcode_e::CLUI},
|
||||||
|
{16, 0b0110000100000001, 0b1110111110000011, opcode_e::CADDI16SP},
|
||||||
|
{16, 0b0110000000000001, 0b1111000001111111, opcode_e::__reserved_clui},
|
||||||
|
{16, 0b1000000000000001, 0b1111110000000011, opcode_e::CSRLI},
|
||||||
|
{16, 0b1000010000000001, 0b1111110000000011, opcode_e::CSRAI},
|
||||||
|
{16, 0b1000100000000001, 0b1110110000000011, opcode_e::CANDI},
|
||||||
|
{16, 0b1000110000000001, 0b1111110001100011, opcode_e::CSUB},
|
||||||
|
{16, 0b1000110000100001, 0b1111110001100011, opcode_e::CXOR},
|
||||||
|
{16, 0b1000110001000001, 0b1111110001100011, opcode_e::COR},
|
||||||
|
{16, 0b1000110001100001, 0b1111110001100011, opcode_e::CAND},
|
||||||
|
{16, 0b1010000000000001, 0b1110000000000011, opcode_e::CJ},
|
||||||
|
{16, 0b1100000000000001, 0b1110000000000011, opcode_e::CBEQZ},
|
||||||
|
{16, 0b1110000000000001, 0b1110000000000011, opcode_e::CBNEZ},
|
||||||
|
{16, 0b0000000000000010, 0b1111000000000011, opcode_e::CSLLI},
|
||||||
|
{16, 0b0100000000000010, 0b1110000000000011, opcode_e::CLWSP},
|
||||||
|
{16, 0b1000000000000010, 0b1111000000000011, opcode_e::CMV},
|
||||||
|
{16, 0b1000000000000010, 0b1111000001111111, opcode_e::CJR},
|
||||||
|
{16, 0b1000000000000010, 0b1111111111111111, opcode_e::__reserved_cmv},
|
||||||
|
{16, 0b1001000000000010, 0b1111000000000011, opcode_e::CADD},
|
||||||
|
{16, 0b1001000000000010, 0b1111000001111111, opcode_e::CJALR},
|
||||||
|
{16, 0b1001000000000010, 0b1111111111111111, opcode_e::CEBREAK},
|
||||||
|
{16, 0b1100000000000010, 0b1110000000000011, opcode_e::CSWSP},
|
||||||
|
{16, 0b0000000000000000, 0b1111111111111111, opcode_e::DII},
|
||||||
|
}};
|
||||||
|
|
||||||
|
}
|
||||||
|
|
||||||
|
template<>
|
||||||
|
struct instruction_decoder<tgc_c> {
|
||||||
|
using opcode_e = traits<tgc_c>::opcode_e;
|
||||||
|
using code_word_t=traits<tgc_c>::code_word_t;
|
||||||
|
|
||||||
|
struct instruction_pattern {
|
||||||
|
uint32_t value;
|
||||||
|
uint32_t mask;
|
||||||
|
opcode_e id;
|
||||||
|
};
|
||||||
|
|
||||||
|
std::array<std::vector<instruction_pattern>, 4> qlut;
|
||||||
|
|
||||||
|
template<typename T>
|
||||||
|
unsigned decode_instruction(T);
|
||||||
|
|
||||||
|
instruction_decoder() {
|
||||||
|
for (auto instr : instr_descr) {
|
||||||
|
auto quadrant = instr.value & 0x3;
|
||||||
|
qlut[quadrant].push_back(instruction_pattern{instr.value, instr.mask, instr.op});
|
||||||
|
}
|
||||||
|
for(auto& lut: qlut){
|
||||||
|
std::sort(std::begin(lut), std::end(lut), [](instruction_pattern const& a, instruction_pattern const& b){
|
||||||
|
return bit_count(a.mask) > bit_count(b.mask);
|
||||||
|
});
|
||||||
|
}
|
||||||
|
}
|
||||||
|
};
|
||||||
|
|
||||||
|
template<>
|
||||||
|
unsigned instruction_decoder<tgc_c>::decode_instruction<traits<tgc_c>::code_word_t>(traits<tgc_c>::code_word_t instr){
|
||||||
|
auto res = std::find_if(std::begin(qlut[instr&0x3]), std::end(qlut[instr&0x3]), [instr](instruction_pattern const& e){
|
||||||
|
return !((instr&e.mask) ^ e.value );
|
||||||
|
});
|
||||||
|
return static_cast<unsigned>(res!=std::end(qlut[instr&0x3])? res->id : opcode_e::MAX_OPCODE);
|
||||||
|
}
|
||||||
|
|
||||||
|
|
||||||
|
std::unique_ptr<instruction_decoder<tgc_c>> traits<tgc_c>::get_decoder(){
|
||||||
|
return std::make_unique<instruction_decoder<tgc_c>>();
|
||||||
|
}
|
||||||
|
|
||||||
|
}
|
||||||
|
}
|
50
src/iss/arch/tgc_mapper.h
Normal file
50
src/iss/arch/tgc_mapper.h
Normal file
@ -0,0 +1,50 @@
|
|||||||
|
#ifndef _ISS_ARCH_TGC_MAPPER_H
|
||||||
|
#define _ISS_ARCH_TGC_MAPPER_H
|
||||||
|
|
||||||
|
#include "riscv_hart_m_p.h"
|
||||||
|
#include "tgc_c.h"
|
||||||
|
using tgc_c_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_c>;
|
||||||
|
#ifdef CORE_TGC_A
|
||||||
|
#include "riscv_hart_m_p.h"
|
||||||
|
#include <iss/arch/tgc_a.h>
|
||||||
|
using tgc_a_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_a>;
|
||||||
|
#endif
|
||||||
|
#ifdef CORE_TGC_B
|
||||||
|
#include "riscv_hart_m_p.h"
|
||||||
|
#include <iss/arch/tgc_b.h>
|
||||||
|
using tgc_b_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_b>;
|
||||||
|
#endif
|
||||||
|
#ifdef CORE_TGC_C_XRB_NN
|
||||||
|
#include "riscv_hart_m_p.h"
|
||||||
|
#include "hwl.h"
|
||||||
|
#include <iss/arch/tgc_c_xrb_nn.h>
|
||||||
|
using tgc_c_xrb_nn_plat_type = iss::arch::hwl<iss::arch::riscv_hart_m_p<iss::arch::tgc_c_xrb_nn>>;
|
||||||
|
#endif
|
||||||
|
#ifdef CORE_TGC_D
|
||||||
|
#include "riscv_hart_mu_p.h"
|
||||||
|
#include <iss/arch/tgc_d.h>
|
||||||
|
using tgc_d_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
|
||||||
|
#endif
|
||||||
|
#ifdef CORE_TGC_D_XRB_MAC
|
||||||
|
#include "riscv_hart_mu_p.h"
|
||||||
|
#include <iss/arch/tgc_d_xrb_mac.h>
|
||||||
|
using tgc_d_xrb_mac_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_mac, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
|
||||||
|
#endif
|
||||||
|
#ifdef CORE_TGC_D_XRB_NN
|
||||||
|
#include "riscv_hart_mu_p.h"
|
||||||
|
#include "hwl.h"
|
||||||
|
#include <iss/arch/tgc_d_xrb_nn.h>
|
||||||
|
using tgc_d_xrb_nn_plat_type = iss::arch::hwl<iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_nn, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>>;
|
||||||
|
#endif
|
||||||
|
#ifdef CORE_TGC_E
|
||||||
|
#include "riscv_hart_mu_p.h"
|
||||||
|
#include <iss/arch/tgc_e.h>
|
||||||
|
using tgc_e_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_e, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
|
||||||
|
#endif
|
||||||
|
#ifdef CORE_TGC_X
|
||||||
|
#include "riscv_hart_mu_p.h"
|
||||||
|
#include <iss/arch/tgc_x.h>
|
||||||
|
using tgc_x_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_x, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N | iss::arch::FEAT_TCM)>;
|
||||||
|
#endif
|
||||||
|
|
||||||
|
#endif
|
@ -85,7 +85,7 @@ public:
|
|||||||
corresponding bytes in avail_buf are 0, otherwise
|
corresponding bytes in avail_buf are 0, otherwise
|
||||||
avail buf is 1 */
|
avail buf is 1 */
|
||||||
status read_single_register(unsigned int reg_no, std::vector<uint8_t> &buf,
|
status read_single_register(unsigned int reg_no, std::vector<uint8_t> &buf,
|
||||||
std::vector<uint8_t> &avail_buf) override;
|
std::vector<uint8_t> &avail_buf) override;
|
||||||
|
|
||||||
/* Write one register. buf is 4-byte aligned and it is in target byte
|
/* Write one register. buf is 4-byte aligned and it is in target byte
|
||||||
order */
|
order */
|
||||||
@ -104,7 +104,7 @@ public:
|
|||||||
status process_query(unsigned int &mask, const rp_thread_ref &arg, rp_thread_info &info) override;
|
status process_query(unsigned int &mask, const rp_thread_ref &arg, rp_thread_info &info) override;
|
||||||
|
|
||||||
status thread_list_query(int first, const rp_thread_ref &arg, std::vector<rp_thread_ref> &result, size_t max_num,
|
status thread_list_query(int first, const rp_thread_ref &arg, std::vector<rp_thread_ref> &result, size_t max_num,
|
||||||
size_t &num, bool &done) override;
|
size_t &num, bool &done) override;
|
||||||
|
|
||||||
status current_thread_query(rp_thread_ref &thread) override;
|
status current_thread_query(rp_thread_ref &thread) override;
|
||||||
|
|
||||||
@ -120,12 +120,12 @@ public:
|
|||||||
|
|
||||||
status packetsize_query(std::string &out_buf) override;
|
status packetsize_query(std::string &out_buf) override;
|
||||||
|
|
||||||
status add_break(int type, uint64_t addr, unsigned int length) override;
|
status add_break(break_type type, uint64_t addr, unsigned int length) override;
|
||||||
|
|
||||||
status remove_break(int type, uint64_t addr, unsigned int length) override;
|
status remove_break(break_type type, uint64_t addr, unsigned int length) override;
|
||||||
|
|
||||||
status resume_from_addr(bool step, int sig, uint64_t addr, rp_thread_ref thread,
|
status resume_from_addr(bool step, int sig, uint64_t addr, rp_thread_ref thread,
|
||||||
std::function<void(unsigned)> stop_callback) override;
|
std::function<void(unsigned)> stop_callback) override;
|
||||||
|
|
||||||
status target_xml_query(std::string &out_buf) override;
|
status target_xml_query(std::string &out_buf) override;
|
||||||
|
|
||||||
@ -159,8 +159,8 @@ template <typename ARCH> status riscv_target_adapter<ARCH>::is_thread_alive(rp_t
|
|||||||
*/
|
*/
|
||||||
template <typename ARCH>
|
template <typename ARCH>
|
||||||
status riscv_target_adapter<ARCH>::thread_list_query(int first, const rp_thread_ref &arg,
|
status riscv_target_adapter<ARCH>::thread_list_query(int first, const rp_thread_ref &arg,
|
||||||
std::vector<rp_thread_ref> &result, size_t max_num, size_t &num,
|
std::vector<rp_thread_ref> &result, size_t max_num, size_t &num,
|
||||||
bool &done) {
|
bool &done) {
|
||||||
if (first == 0) {
|
if (first == 0) {
|
||||||
result.clear();
|
result.clear();
|
||||||
result.push_back(thread_idx);
|
result.push_back(thread_idx);
|
||||||
@ -193,20 +193,20 @@ status riscv_target_adapter<ARCH>::read_registers(std::vector<uint8_t> &data, st
|
|||||||
}
|
}
|
||||||
}
|
}
|
||||||
// work around fill with F type registers
|
// work around fill with F type registers
|
||||||
// if (arch::traits<ARCH>::NUM_REGS < 65) {
|
// if (arch::traits<ARCH>::NUM_REGS < 65) {
|
||||||
// auto reg_width = sizeof(typename arch::traits<ARCH>::reg_t);
|
// auto reg_width = sizeof(typename arch::traits<ARCH>::reg_t);
|
||||||
// for (size_t reg_no = 0; reg_no < 33; ++reg_no) {
|
// for (size_t reg_no = 0; reg_no < 33; ++reg_no) {
|
||||||
// for (size_t j = 0; j < reg_width; ++j) {
|
// for (size_t j = 0; j < reg_width; ++j) {
|
||||||
// data.push_back(0x0);
|
// data.push_back(0x0);
|
||||||
// avail.push_back(0x00);
|
// avail.push_back(0x00);
|
||||||
// }
|
// }
|
||||||
// // if(arch::traits<ARCH>::XLEN < 64)
|
// // if(arch::traits<ARCH>::XLEN < 64)
|
||||||
// // for(unsigned j=0; j<4; ++j){
|
// // for(unsigned j=0; j<4; ++j){
|
||||||
// // data.push_back(0x0);
|
// // data.push_back(0x0);
|
||||||
// // avail.push_back(0x00);
|
// // avail.push_back(0x00);
|
||||||
// // }
|
// // }
|
||||||
// }
|
// }
|
||||||
// }
|
// }
|
||||||
return Ok;
|
return Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
@ -214,19 +214,33 @@ template <typename ARCH> status riscv_target_adapter<ARCH>::write_registers(cons
|
|||||||
auto start_reg=arch::traits<ARCH>::X0;
|
auto start_reg=arch::traits<ARCH>::X0;
|
||||||
auto *reg_base = core->get_regs_base_ptr();
|
auto *reg_base = core->get_regs_base_ptr();
|
||||||
auto iter = data.data();
|
auto iter = data.data();
|
||||||
|
bool e_ext = arch::traits<ARCH>::PC<32;
|
||||||
for (size_t reg_no = 0; reg_no < start_reg+33/*arch::traits<ARCH>::NUM_REGS*/; ++reg_no) {
|
for (size_t reg_no = 0; reg_no < start_reg+33/*arch::traits<ARCH>::NUM_REGS*/; ++reg_no) {
|
||||||
auto reg_width = arch::traits<ARCH>::reg_bit_widths[reg_no] / 8;
|
if(e_ext && reg_no>15){
|
||||||
auto offset = traits<ARCH>::reg_byte_offsets[reg_no];
|
if(reg_no==32){
|
||||||
std::copy(iter, iter + reg_width, reg_base);
|
auto reg_width = arch::traits<ARCH>::reg_bit_widths[arch::traits<ARCH>::PC] / 8;
|
||||||
iter += 4;
|
auto offset = traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::PC];
|
||||||
reg_base += offset;
|
std::copy(iter, iter + reg_width, reg_base);
|
||||||
|
} else {
|
||||||
|
const uint64_t zero_val=0;
|
||||||
|
auto reg_width = arch::traits<ARCH>::reg_bit_widths[15] / 8;
|
||||||
|
auto iter = (uint8_t*)&zero_val;
|
||||||
|
std::copy(iter, iter + reg_width, reg_base);
|
||||||
|
}
|
||||||
|
} else {
|
||||||
|
auto reg_width = arch::traits<ARCH>::reg_bit_widths[reg_no] / 8;
|
||||||
|
auto offset = traits<ARCH>::reg_byte_offsets[reg_no];
|
||||||
|
std::copy(iter, iter + reg_width, reg_base);
|
||||||
|
iter += 4;
|
||||||
|
reg_base += offset;
|
||||||
|
}
|
||||||
}
|
}
|
||||||
return Ok;
|
return Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename ARCH>
|
template <typename ARCH>
|
||||||
status riscv_target_adapter<ARCH>::read_single_register(unsigned int reg_no, std::vector<uint8_t> &data,
|
status riscv_target_adapter<ARCH>::read_single_register(unsigned int reg_no, std::vector<uint8_t> &data,
|
||||||
std::vector<uint8_t> &avail) {
|
std::vector<uint8_t> &avail) {
|
||||||
if (reg_no < 65) {
|
if (reg_no < 65) {
|
||||||
// auto reg_size = arch::traits<ARCH>::reg_bit_width(static_cast<typename
|
// auto reg_size = arch::traits<ARCH>::reg_bit_width(static_cast<typename
|
||||||
// arch::traits<ARCH>::reg_e>(reg_no))/8;
|
// arch::traits<ARCH>::reg_e>(reg_no))/8;
|
||||||
@ -317,34 +331,48 @@ template <typename ARCH> status riscv_target_adapter<ARCH>::packetsize_query(std
|
|||||||
return Ok;
|
return Ok;
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename ARCH> status riscv_target_adapter<ARCH>::add_break(int type, uint64_t addr, unsigned int length) {
|
template <typename ARCH> status riscv_target_adapter<ARCH>::add_break(break_type type, uint64_t addr, unsigned int length) {
|
||||||
auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
|
switch(type) {
|
||||||
auto eaddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr + length});
|
default:
|
||||||
target_adapter_base::bp_lut.addEntry(++target_adapter_base::bp_count, saddr.val, eaddr.val - saddr.val);
|
return Err;
|
||||||
LOG(TRACE) << "Adding breakpoint with handle " << target_adapter_base::bp_count << " for addr 0x" << std::hex
|
case SW_EXEC:
|
||||||
<< saddr.val << std::dec;
|
case HW_EXEC: {
|
||||||
LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
|
auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
|
||||||
return Ok;
|
auto eaddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr + length});
|
||||||
}
|
target_adapter_base::bp_lut.addEntry(++target_adapter_base::bp_count, saddr.val, eaddr.val - saddr.val);
|
||||||
|
LOG(TRACE) << "Adding breakpoint with handle " << target_adapter_base::bp_count << " for addr 0x" << std::hex
|
||||||
template <typename ARCH> status riscv_target_adapter<ARCH>::remove_break(int type, uint64_t addr, unsigned int length) {
|
<< saddr.val << std::dec;
|
||||||
auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
|
|
||||||
unsigned handle = target_adapter_base::bp_lut.getEntry(saddr.val);
|
|
||||||
if (handle) {
|
|
||||||
LOG(TRACE) << "Removing breakpoint with handle " << handle << " for addr 0x" << std::hex << saddr.val
|
|
||||||
<< std::dec;
|
|
||||||
// TODO: check length of addr range
|
|
||||||
target_adapter_base::bp_lut.removeEntry(handle);
|
|
||||||
LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
|
LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
|
||||||
return Ok;
|
return Ok;
|
||||||
}
|
}
|
||||||
LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
|
}
|
||||||
return Err;
|
}
|
||||||
|
|
||||||
|
template <typename ARCH> status riscv_target_adapter<ARCH>::remove_break(break_type type, uint64_t addr, unsigned int length) {
|
||||||
|
switch(type) {
|
||||||
|
default:
|
||||||
|
return Err;
|
||||||
|
case SW_EXEC:
|
||||||
|
case HW_EXEC: {
|
||||||
|
auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
|
||||||
|
unsigned handle = target_adapter_base::bp_lut.getEntry(saddr.val);
|
||||||
|
if (handle) {
|
||||||
|
LOG(TRACE) << "Removing breakpoint with handle " << handle << " for addr 0x" << std::hex << saddr.val
|
||||||
|
<< std::dec;
|
||||||
|
// TODO: check length of addr range
|
||||||
|
target_adapter_base::bp_lut.removeEntry(handle);
|
||||||
|
LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
|
||||||
|
return Ok;
|
||||||
|
}
|
||||||
|
LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
|
||||||
|
return Err;
|
||||||
|
}
|
||||||
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
template <typename ARCH>
|
template <typename ARCH>
|
||||||
status riscv_target_adapter<ARCH>::resume_from_addr(bool step, int sig, uint64_t addr, rp_thread_ref thread,
|
status riscv_target_adapter<ARCH>::resume_from_addr(bool step, int sig, uint64_t addr, rp_thread_ref thread,
|
||||||
std::function<void(unsigned)> stop_callback) {
|
std::function<void(unsigned)> stop_callback) {
|
||||||
auto *reg_base = core->get_regs_base_ptr();
|
auto *reg_base = core->get_regs_base_ptr();
|
||||||
auto reg_width = arch::traits<ARCH>::reg_bit_widths[arch::traits<ARCH>::PC] / 8;
|
auto reg_width = arch::traits<ARCH>::reg_bit_widths[arch::traits<ARCH>::PC] / 8;
|
||||||
auto offset = traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::PC];
|
auto offset = traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::PC];
|
||||||
@ -355,42 +383,42 @@ status riscv_target_adapter<ARCH>::resume_from_addr(bool step, int sig, uint64_t
|
|||||||
|
|
||||||
template <typename ARCH> status riscv_target_adapter<ARCH>::target_xml_query(std::string &out_buf) {
|
template <typename ARCH> status riscv_target_adapter<ARCH>::target_xml_query(std::string &out_buf) {
|
||||||
const std::string res{"<?xml version=\"1.0\"?><!DOCTYPE target SYSTEM \"gdb-target.dtd\">"
|
const std::string res{"<?xml version=\"1.0\"?><!DOCTYPE target SYSTEM \"gdb-target.dtd\">"
|
||||||
"<target><architecture>riscv:rv32</architecture>"
|
"<target><architecture>riscv:rv32</architecture>"
|
||||||
//" <feature name=\"org.gnu.gdb.riscv.rv32i\">\n"
|
//" <feature name=\"org.gnu.gdb.riscv.rv32i\">\n"
|
||||||
//" <reg name=\"x0\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x0\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x1\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x1\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x2\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x2\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x3\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x3\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x4\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x4\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x5\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x5\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x6\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x6\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x7\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x7\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x8\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x8\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x9\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x9\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x10\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x10\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x11\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x11\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x12\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x12\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x13\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x13\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x14\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x14\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x15\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x15\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x16\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x16\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x17\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x17\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x18\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x18\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x19\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x19\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x20\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x20\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x21\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x21\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x22\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x22\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x23\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x23\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x24\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x24\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x25\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x25\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x26\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x26\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x27\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x27\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x28\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x28\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x29\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x29\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x30\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x30\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" <reg name=\"x31\" bitsize=\"32\" group=\"general\"/>\n"
|
//" <reg name=\"x31\" bitsize=\"32\" group=\"general\"/>\n"
|
||||||
//" </feature>\n"
|
//" </feature>\n"
|
||||||
"</target>"};
|
"</target>"};
|
||||||
out_buf = res;
|
out_buf = res;
|
||||||
return Ok;
|
return Ok;
|
||||||
}
|
}
|
@ -32,14 +32,14 @@
|
|||||||
* eyck@minres.com - initial API and implementation
|
* eyck@minres.com - initial API and implementation
|
||||||
******************************************************************************/
|
******************************************************************************/
|
||||||
|
|
||||||
#include "iss/plugin/cycle_estimate.h"
|
#include "cycle_estimate.h"
|
||||||
|
|
||||||
#include <iss/arch_if.h>
|
#include <iss/arch_if.h>
|
||||||
#include <util/logging.h>
|
#include <util/logging.h>
|
||||||
#include <rapidjson/document.h>
|
#include <rapidjson/document.h>
|
||||||
#include <rapidjson/istreamwrapper.h>
|
#include <rapidjson/istreamwrapper.h>
|
||||||
#include "rapidjson/writer.h"
|
#include <rapidjson/writer.h>
|
||||||
#include "rapidjson/stringbuffer.h"
|
#include <rapidjson/stringbuffer.h>
|
||||||
#include <rapidjson/ostreamwrapper.h>
|
#include <rapidjson/ostreamwrapper.h>
|
||||||
#include <rapidjson/error/en.h>
|
#include <rapidjson/error/en.h>
|
||||||
#include <fstream>
|
#include <fstream>
|
||||||
@ -48,7 +48,7 @@ using namespace rapidjson;
|
|||||||
using namespace std;
|
using namespace std;
|
||||||
|
|
||||||
iss::plugin::cycle_estimate::cycle_estimate(string const& config_file_name)
|
iss::plugin::cycle_estimate::cycle_estimate(string const& config_file_name)
|
||||||
: arch_instr(nullptr)
|
: instr_if(nullptr)
|
||||||
, config_file_name(config_file_name)
|
, config_file_name(config_file_name)
|
||||||
{
|
{
|
||||||
}
|
}
|
||||||
@ -57,9 +57,9 @@ iss::plugin::cycle_estimate::~cycle_estimate() {
|
|||||||
}
|
}
|
||||||
|
|
||||||
bool iss::plugin::cycle_estimate::registration(const char* const version, vm_if& vm) {
|
bool iss::plugin::cycle_estimate::registration(const char* const version, vm_if& vm) {
|
||||||
arch_instr = vm.get_arch()->get_instrumentation_if();
|
instr_if = vm.get_arch()->get_instrumentation_if();
|
||||||
if(!arch_instr) return false;
|
if(!instr_if) return false;
|
||||||
const string core_name = arch_instr->core_type_name();
|
const string core_name = instr_if->core_type_name();
|
||||||
if (config_file_name.length() > 0) {
|
if (config_file_name.length() > 0) {
|
||||||
ifstream is(config_file_name);
|
ifstream is(config_file_name);
|
||||||
if (is.is_open()) {
|
if (is.is_open()) {
|
||||||
@ -108,11 +108,11 @@ bool iss::plugin::cycle_estimate::registration(const char* const version, vm_if&
|
|||||||
}
|
}
|
||||||
|
|
||||||
void iss::plugin::cycle_estimate::callback(instr_info_t instr_info, exec_info const& exc_info) {
|
void iss::plugin::cycle_estimate::callback(instr_info_t instr_info, exec_info const& exc_info) {
|
||||||
assert(arch_instr && "No instrumentation interface available but callback executed");
|
assert(instr_if && "No instrumentation interface available but callback executed");
|
||||||
auto entry = delays[instr_info.instr_id];
|
auto entry = delays[instr_info.instr_id];
|
||||||
bool taken = exc_info.branch_taken;
|
bool taken = exc_info.branch_taken;
|
||||||
if (exc_info.branch_taken && (entry.taken > 1))
|
if (exc_info.branch_taken && (entry.taken > 1))
|
||||||
arch_instr->set_curr_instr_cycles(entry.taken);
|
instr_if->set_curr_instr_cycles(entry.taken);
|
||||||
else if (entry.not_taken > 1)
|
else if (entry.not_taken > 1)
|
||||||
arch_instr->set_curr_instr_cycles(entry.not_taken);
|
instr_if->set_curr_instr_cycles(entry.not_taken);
|
||||||
}
|
}
|
@ -45,7 +45,7 @@ namespace iss {
|
|||||||
|
|
||||||
namespace plugin {
|
namespace plugin {
|
||||||
|
|
||||||
class cycle_estimate: public iss::vm_plugin {
|
class cycle_estimate: public vm_plugin {
|
||||||
BEGIN_BF_DECL(instr_desc, uint32_t)
|
BEGIN_BF_DECL(instr_desc, uint32_t)
|
||||||
BF_FIELD(taken, 24, 8)
|
BF_FIELD(taken, 24, 8)
|
||||||
BF_FIELD(not_taken, 16, 8)
|
BF_FIELD(not_taken, 16, 8)
|
||||||
@ -81,7 +81,7 @@ public:
|
|||||||
void callback(instr_info_t instr_info, exec_info const&) override;
|
void callback(instr_info_t instr_info, exec_info const&) override;
|
||||||
|
|
||||||
private:
|
private:
|
||||||
iss::instrumentation_if *arch_instr;
|
iss::instrumentation_if *instr_if;
|
||||||
std::vector<instr_desc> delays;
|
std::vector<instr_desc> delays;
|
||||||
struct pair_hash {
|
struct pair_hash {
|
||||||
size_t operator()(const std::pair<uint64_t, uint64_t> &p) const {
|
size_t operator()(const std::pair<uint64_t, uint64_t> &p) const {
|
@ -32,8 +32,8 @@
|
|||||||
* eyck@minres.com - initial API and implementation
|
* eyck@minres.com - initial API and implementation
|
||||||
******************************************************************************/
|
******************************************************************************/
|
||||||
|
|
||||||
#include "iss/plugin/instruction_count.h"
|
#include "instruction_count.h"
|
||||||
#include "iss/instrumentation_if.h"
|
#include <iss/instrumentation_if.h>
|
||||||
|
|
||||||
#include <iss/arch_if.h>
|
#include <iss/arch_if.h>
|
||||||
#include <util/logging.h>
|
#include <util/logging.h>
|
180
src/iss/plugin/pctrace.cpp
Normal file
180
src/iss/plugin/pctrace.cpp
Normal file
@ -0,0 +1,180 @@
|
|||||||
|
#include <iss/arch_if.h>
|
||||||
|
#include <iss/plugin/pctrace.h>
|
||||||
|
#include <util/logging.h>
|
||||||
|
#include <util/ities.h>
|
||||||
|
#include <rapidjson/document.h>
|
||||||
|
#include <rapidjson/istreamwrapper.h>
|
||||||
|
#include <rapidjson/writer.h>
|
||||||
|
#include <rapidjson/stringbuffer.h>
|
||||||
|
#include <rapidjson/ostreamwrapper.h>
|
||||||
|
#include <rapidjson/error/en.h>
|
||||||
|
#include <fstream>
|
||||||
|
#include <iostream>
|
||||||
|
#ifdef WITH_LZ4
|
||||||
|
#include <lz4frame.h>
|
||||||
|
#endif
|
||||||
|
|
||||||
|
namespace iss {
|
||||||
|
namespace plugin {
|
||||||
|
|
||||||
|
using namespace rapidjson;
|
||||||
|
using namespace std;
|
||||||
|
|
||||||
|
#ifdef WITH_LZ4
|
||||||
|
class lz4compress_steambuf: public std::streambuf {
|
||||||
|
public:
|
||||||
|
lz4compress_steambuf(const lz4compress_steambuf&) = delete;
|
||||||
|
lz4compress_steambuf& operator=(const lz4compress_steambuf&) = delete;
|
||||||
|
lz4compress_steambuf(std::ostream &sink, size_t buf_size)
|
||||||
|
: sink(sink)
|
||||||
|
, src_buf(buf_size)
|
||||||
|
, dest_buf(LZ4F_compressBound(buf_size, nullptr))
|
||||||
|
{
|
||||||
|
auto errCode = LZ4F_createCompressionContext(&ctx, LZ4F_VERSION);
|
||||||
|
if (LZ4F_isError(errCode) != 0)
|
||||||
|
throw std::runtime_error(std::string("Failed to create LZ4 context: ") + LZ4F_getErrorName(errCode));
|
||||||
|
size_t ret = LZ4F_compressBegin(ctx, &dest_buf.front(), dest_buf.capacity(), nullptr);
|
||||||
|
if (LZ4F_isError(ret) != 0)
|
||||||
|
throw std::runtime_error(std::string("Failed to start LZ4 compression: ") + LZ4F_getErrorName(ret));
|
||||||
|
setp(src_buf.data(), src_buf.data() + src_buf.size() - 1);
|
||||||
|
sink.write(dest_buf.data(), ret);
|
||||||
|
}
|
||||||
|
|
||||||
|
~lz4compress_steambuf() {
|
||||||
|
close();
|
||||||
|
}
|
||||||
|
|
||||||
|
void close() {
|
||||||
|
if (closed)
|
||||||
|
return;
|
||||||
|
sync();
|
||||||
|
auto ret = LZ4F_compressEnd(ctx, dest_buf.data(), dest_buf.capacity(), nullptr);
|
||||||
|
if (LZ4F_isError(ret) != 0)
|
||||||
|
throw std::runtime_error(std::string("Failed to finish LZ4 compression: ") + LZ4F_getErrorName(ret));
|
||||||
|
sink.write(dest_buf.data(), ret);
|
||||||
|
LZ4F_freeCompressionContext(ctx);
|
||||||
|
closed = true;
|
||||||
|
}
|
||||||
|
|
||||||
|
private:
|
||||||
|
int_type overflow(int_type ch) override {
|
||||||
|
compress_and_write();
|
||||||
|
*pptr() = static_cast<char_type>(ch);
|
||||||
|
pbump(1);
|
||||||
|
return ch;
|
||||||
|
}
|
||||||
|
|
||||||
|
int_type sync() override {
|
||||||
|
compress_and_write();
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
void compress_and_write() {
|
||||||
|
if (closed)
|
||||||
|
throw std::runtime_error("Cannot write to closed stream");
|
||||||
|
if(auto orig_size = pptr() - pbase()){
|
||||||
|
auto ret = LZ4F_compressUpdate(ctx, dest_buf.data(), dest_buf.capacity(), pbase(), orig_size, nullptr);
|
||||||
|
if (LZ4F_isError(ret) != 0)
|
||||||
|
throw std::runtime_error(std::string("LZ4 compression failed: ") + LZ4F_getErrorName(ret));
|
||||||
|
if(ret) sink.write(dest_buf.data(), ret);
|
||||||
|
pbump(-orig_size);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
std::ostream &sink;
|
||||||
|
std::vector<char> src_buf;
|
||||||
|
std::vector<char> dest_buf;
|
||||||
|
LZ4F_compressionContext_t ctx{ nullptr };
|
||||||
|
bool closed{ false };
|
||||||
|
};
|
||||||
|
#endif
|
||||||
|
|
||||||
|
pctrace::pctrace(std::string const &filename)
|
||||||
|
: instr_if(nullptr)
|
||||||
|
, filename(filename)
|
||||||
|
, output("output.trc")
|
||||||
|
#ifdef WITH_LZ4
|
||||||
|
, strbuf(new lz4compress_steambuf(output, 4096))
|
||||||
|
, ostr(strbuf.get())
|
||||||
|
#endif
|
||||||
|
{ }
|
||||||
|
|
||||||
|
pctrace::~pctrace() { }
|
||||||
|
|
||||||
|
bool pctrace::registration(const char *const version, vm_if& vm) {
|
||||||
|
instr_if = vm.get_arch()->get_instrumentation_if();
|
||||||
|
if(!instr_if) return false;
|
||||||
|
const string core_name = instr_if->core_type_name();
|
||||||
|
if (filename.length() > 0) {
|
||||||
|
ifstream is(filename);
|
||||||
|
if (is.is_open()) {
|
||||||
|
try {
|
||||||
|
IStreamWrapper isw(is);
|
||||||
|
Document d;
|
||||||
|
ParseResult ok = d.ParseStream(isw);
|
||||||
|
if(ok) {
|
||||||
|
Value& val = d[core_name.c_str()];
|
||||||
|
if(val.IsArray()){
|
||||||
|
delays.reserve(val.Size());
|
||||||
|
for (auto it = val.Begin(); it != val.End(); ++it) {
|
||||||
|
auto& name = (*it)["name"];
|
||||||
|
auto& size = (*it)["size"];
|
||||||
|
auto& delay = (*it)["delay"];
|
||||||
|
auto& branch = (*it)["branch"];
|
||||||
|
if(delay.IsArray()) {
|
||||||
|
auto dt = delay[0].Get<unsigned>();
|
||||||
|
auto dnt = delay[1].Get<unsigned>();
|
||||||
|
delays.push_back(instr_desc{size.Get<unsigned>(), dt, dnt, branch.Get<bool>()});
|
||||||
|
} else if(delay.Is<unsigned>()) {
|
||||||
|
auto d = delay.Get<unsigned>();
|
||||||
|
delays.push_back(instr_desc{size.Get<unsigned>(), d, d, branch.Get<bool>()});
|
||||||
|
} else
|
||||||
|
throw runtime_error("JSON parse error");
|
||||||
|
|
||||||
|
}
|
||||||
|
} else {
|
||||||
|
LOG(ERR)<<"plugin cycle_estimate: could not find an entry for "<<core_name<<" in JSON file"<<endl;
|
||||||
|
return false;
|
||||||
|
}
|
||||||
|
} else {
|
||||||
|
LOG(ERR)<<"plugin cycle_estimate: could not parse in JSON file at "<< ok.Offset()<<": "<<GetParseError_En(ok.Code())<<endl;
|
||||||
|
return false;
|
||||||
|
}
|
||||||
|
} catch (runtime_error &e) {
|
||||||
|
LOG(ERR) << "Could not parse input file " << filename << ", reason: " << e.what();
|
||||||
|
return false;
|
||||||
|
}
|
||||||
|
} else {
|
||||||
|
LOG(ERR) << "Could not open input file " << filename;
|
||||||
|
return false;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
return true;
|
||||||
|
}
|
||||||
|
|
||||||
|
void pctrace::callback(instr_info_t iinfo, const exec_info& einfo) {
|
||||||
|
auto delay = 0;
|
||||||
|
size_t id = iinfo.instr_id;
|
||||||
|
auto entry = delays[id];
|
||||||
|
auto instr = instr_if->get_instr_word();
|
||||||
|
auto call = id==65 || id ==86 || ((id==2 || id==3) && bit_sub<7,5>(instr)!=0) ;//not taking care of tail calls (jalr with loading x6)
|
||||||
|
bool taken = einfo.branch_taken;
|
||||||
|
bool compressed = (instr&0x3)!=0x3;
|
||||||
|
if (einfo.branch_taken) {
|
||||||
|
delay = entry.taken;
|
||||||
|
if(entry.taken > 1)
|
||||||
|
instr_if->set_curr_instr_cycles(entry.taken);
|
||||||
|
} else {
|
||||||
|
delay = entry.not_taken;
|
||||||
|
if (entry.not_taken > 1)
|
||||||
|
instr_if->set_curr_instr_cycles(entry.not_taken);
|
||||||
|
}
|
||||||
|
#ifndef WITH_LZ4
|
||||||
|
output<<std::hex <<"0x" << instr_if->get_pc() <<"," << delay <<"," << call<<","<<(compressed?2:4) <<"\n";
|
||||||
|
#else
|
||||||
|
auto rdbuf=ostr.rdbuf();
|
||||||
|
ostr<<std::hex <<"0x" << instr_if->get_pc() <<"," << delay <<"," << call<<","<<(compressed?2:4) <<"\n";
|
||||||
|
#endif
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
@ -44,8 +44,8 @@
|
|||||||
|
|
||||||
namespace iss {
|
namespace iss {
|
||||||
namespace plugin {
|
namespace plugin {
|
||||||
|
class lz4compress_steambuf;
|
||||||
class cov : public iss::vm_plugin {
|
class pctrace : public iss::vm_plugin {
|
||||||
struct instr_delay {
|
struct instr_delay {
|
||||||
std::string instr_name;
|
std::string instr_name;
|
||||||
size_t size;
|
size_t size;
|
||||||
@ -67,17 +67,17 @@ class cov : public iss::vm_plugin {
|
|||||||
|
|
||||||
public:
|
public:
|
||||||
|
|
||||||
cov(const cov &) = delete;
|
pctrace(const pctrace &) = delete;
|
||||||
|
|
||||||
cov(const cov &&) = delete;
|
pctrace(const pctrace &&) = delete;
|
||||||
|
|
||||||
cov(std::string const &);
|
pctrace(std::string const &);
|
||||||
|
|
||||||
virtual ~cov();
|
virtual ~pctrace();
|
||||||
|
|
||||||
cov &operator=(const cov &) = delete;
|
pctrace &operator=(const pctrace &) = delete;
|
||||||
|
|
||||||
cov &operator=(const cov &&) = delete;
|
pctrace &operator=(const pctrace &&) = delete;
|
||||||
|
|
||||||
bool registration(const char *const version, vm_if &arch) override;
|
bool registration(const char *const version, vm_if &arch) override;
|
||||||
|
|
||||||
@ -88,10 +88,13 @@ public:
|
|||||||
private:
|
private:
|
||||||
iss::instrumentation_if *instr_if {nullptr};
|
iss::instrumentation_if *instr_if {nullptr};
|
||||||
std::ofstream output;
|
std::ofstream output;
|
||||||
|
#ifdef WITH_LZ4
|
||||||
|
std::unique_ptr<lz4compress_steambuf> strbuf;
|
||||||
|
std::ostream ostr;
|
||||||
|
#endif
|
||||||
std::string filename;
|
std::string filename;
|
||||||
std::vector<instr_desc> delays;
|
std::vector<instr_desc> delays;
|
||||||
bool jumped, first;
|
bool jumped{false}, first{true};
|
||||||
|
|
||||||
};
|
};
|
||||||
}
|
}
|
||||||
}
|
}
|
499
src/main.cpp
499
src/main.cpp
@ -1,264 +1,241 @@
|
|||||||
/*******************************************************************************
|
/*******************************************************************************
|
||||||
* Copyright (C) 2017, 2018 MINRES Technologies GmbH
|
* Copyright (C) 2017, 2018 MINRES Technologies GmbH
|
||||||
* All rights reserved.
|
* All rights reserved.
|
||||||
*
|
*
|
||||||
* Redistribution and use in source and binary forms, with or without
|
* Redistribution and use in source and binary forms, with or without
|
||||||
* modification, are permitted provided that the following conditions are met:
|
* modification, are permitted provided that the following conditions are met:
|
||||||
*
|
*
|
||||||
* 1. Redistributions of source code must retain the above copyright notice,
|
* 1. Redistributions of source code must retain the above copyright notice,
|
||||||
* this list of conditions and the following disclaimer.
|
* this list of conditions and the following disclaimer.
|
||||||
*
|
*
|
||||||
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
||||||
* this list of conditions and the following disclaimer in the documentation
|
* this list of conditions and the following disclaimer in the documentation
|
||||||
* and/or other materials provided with the distribution.
|
* and/or other materials provided with the distribution.
|
||||||
*
|
*
|
||||||
* 3. Neither the name of the copyright holder nor the names of its contributors
|
* 3. Neither the name of the copyright holder nor the names of its contributors
|
||||||
* may be used to endorse or promote products derived from this software
|
* may be used to endorse or promote products derived from this software
|
||||||
* without specific prior written permission.
|
* without specific prior written permission.
|
||||||
*
|
*
|
||||||
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
||||||
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
||||||
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
||||||
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
||||||
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
||||||
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
||||||
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
||||||
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
||||||
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
||||||
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
||||||
* POSSIBILITY OF SUCH DAMAGE.
|
* POSSIBILITY OF SUCH DAMAGE.
|
||||||
*
|
*
|
||||||
*******************************************************************************/
|
*******************************************************************************/
|
||||||
|
|
||||||
#include <iostream>
|
#include <iostream>
|
||||||
#include <iss/factory.h>
|
#include "iss/factory.h"
|
||||||
|
|
||||||
#include <boost/lexical_cast.hpp>
|
#include <boost/lexical_cast.hpp>
|
||||||
#include <boost/program_options.hpp>
|
#include <boost/program_options.hpp>
|
||||||
#include <iss/arch/riscv_hart_m_p.h>
|
#include "iss/arch/tgc_mapper.h"
|
||||||
#include "iss/arch/riscv_hart_m_p.h"
|
#ifdef WITH_LLVM
|
||||||
#include "iss/arch/tgc_c.h"
|
#include <iss/llvm/jit_helper.h>
|
||||||
using tgc_c_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_c>;
|
#endif
|
||||||
#ifdef CORE_TGC_B
|
#include <iss/log_categories.h>
|
||||||
#include "iss/arch/riscv_hart_m_p.h"
|
#include "iss/plugin/cycle_estimate.h"
|
||||||
#include "iss/arch/tgc_b.h"
|
#include "iss/plugin/instruction_count.h"
|
||||||
using tgc_b_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_b>;
|
#include "iss/plugin/pctrace.h"
|
||||||
#endif
|
#ifndef WIN32
|
||||||
#ifdef CORE_TGC_C_XRB_NN
|
#include <iss/plugin/loader.h>
|
||||||
#include "iss/arch/riscv_hart_m_p.h"
|
#endif
|
||||||
#include "iss/arch/tgc_c_xrb_nn.h"
|
#if defined(HAS_LUA)
|
||||||
using tgc_c_xrb_nn_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_c_xrb_nn>;
|
#include <iss/plugin/lua.h>
|
||||||
#endif
|
#endif
|
||||||
#ifdef CORE_TGC_D
|
|
||||||
#include "iss/arch/riscv_hart_mu_p.h"
|
namespace po = boost::program_options;
|
||||||
#include "iss/arch/tgc_d.h"
|
|
||||||
using tgc_d_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
|
int main(int argc, char *argv[]) {
|
||||||
#endif
|
/*
|
||||||
#ifdef CORE_TGC_D_XRB_MAC
|
* Define and parse the program options
|
||||||
#include "iss/arch/riscv_hart_mu_p.h"
|
*/
|
||||||
#include "iss/arch/tgc_d_xrb_mac.h"
|
po::variables_map clim;
|
||||||
using tgc_d_xrb_mac_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_mac, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
|
po::options_description desc("Options");
|
||||||
#endif
|
// clang-format off
|
||||||
#ifdef CORE_TGC_D_XRB_NN
|
desc.add_options()
|
||||||
#include "iss/arch/riscv_hart_mu_p.h"
|
("help,h", "Print help message")
|
||||||
#include "iss/arch/tgc_d_xrb_nn.h"
|
("verbose,v", po::value<int>()->implicit_value(0), "Sets logging verbosity")
|
||||||
using tgc_d_xrb_nn_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_nn, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
|
("logfile,l", po::value<std::string>(), "Sets default log file.")
|
||||||
#endif
|
("disass,d", po::value<std::string>()->implicit_value(""), "Enables disassembly")
|
||||||
#ifdef CORE_TGC_E
|
("gdb-port,g", po::value<unsigned>()->default_value(0), "enable gdb server and specify port to use")
|
||||||
#include "iss/arch/riscv_hart_mu_p.h"
|
("instructions,i", po::value<uint64_t>()->default_value(std::numeric_limits<uint64_t>::max()), "max. number of instructions to simulate")
|
||||||
#include "iss/arch/tgc_e.h"
|
("reset,r", po::value<std::string>(), "reset address")
|
||||||
using tgc_e_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_e, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
|
("dump-ir", "dump the intermediate representation")
|
||||||
#endif
|
("elf,f", po::value<std::vector<std::string>>(), "ELF file(s) to load")
|
||||||
#ifdef WITH_LLVM
|
("mem,m", po::value<std::string>(), "the memory input file")
|
||||||
#include <iss/llvm/jit_helper.h>
|
("plugin,p", po::value<std::vector<std::string>>(), "plugin to activate")
|
||||||
#endif
|
("backend", po::value<std::string>()->default_value("interp"), "the memory input file")
|
||||||
#include <iss/log_categories.h>
|
("isa", po::value<std::string>()->default_value("tgc_c"), "isa to use for simulation");
|
||||||
#include <iss/plugin/cycle_estimate.h>
|
// clang-format on
|
||||||
#include <iss/plugin/instruction_count.h>
|
auto parsed = po::command_line_parser(argc, argv).options(desc).allow_unregistered().run();
|
||||||
#include <iss/plugin/loader.h>
|
try {
|
||||||
#if defined(HAS_LUA)
|
po::store(parsed, clim); // can throw
|
||||||
#include <iss/plugin/lua.h>
|
// --help option
|
||||||
#endif
|
if (clim.count("help")) {
|
||||||
|
std::cout << "DBT-RISE-RiscV simulator for RISC-V" << std::endl << desc << std::endl;
|
||||||
namespace po = boost::program_options;
|
return 0;
|
||||||
|
}
|
||||||
int main(int argc, char *argv[]) {
|
po::notify(clim); // throws on error, so do after help in case
|
||||||
/*
|
} catch (po::error &e) {
|
||||||
* Define and parse the program options
|
// there are problems
|
||||||
*/
|
std::cerr << "ERROR: " << e.what() << std::endl << std::endl;
|
||||||
po::variables_map clim;
|
std::cerr << desc << std::endl;
|
||||||
po::options_description desc("Options");
|
return 1;
|
||||||
// clang-format off
|
}
|
||||||
desc.add_options()
|
std::vector<std::string> args = collect_unrecognized(parsed.options, po::include_positional);
|
||||||
("help,h", "Print help message")
|
|
||||||
("verbose,v", po::value<int>()->implicit_value(0), "Sets logging verbosity")
|
LOGGER(DEFAULT)::print_time() = false;
|
||||||
("logfile,f", po::value<std::string>(), "Sets default log file.")
|
LOGGER(connection)::print_time() = false;
|
||||||
("disass,d", po::value<std::string>()->implicit_value(""), "Enables disassembly")
|
if (clim.count("verbose")) {
|
||||||
("gdb-port,g", po::value<unsigned>()->default_value(0), "enable gdb server and specify port to use")
|
auto l = logging::as_log_level(clim["verbose"].as<int>());
|
||||||
("instructions,i", po::value<uint64_t>()->default_value(std::numeric_limits<uint64_t>::max()), "max. number of instructions to simulate")
|
LOGGER(DEFAULT)::reporting_level() = l;
|
||||||
("reset,r", po::value<std::string>(), "reset address")
|
LOGGER(connection)::reporting_level() = l;
|
||||||
("dump-ir", "dump the intermediate representation")
|
}
|
||||||
("elf", po::value<std::vector<std::string>>(), "ELF file(s) to load")
|
if (clim.count("logfile")) {
|
||||||
("mem,m", po::value<std::string>(), "the memory input file")
|
// configure the connection logger
|
||||||
("plugin,p", po::value<std::vector<std::string>>(), "plugin to activate")
|
auto f = fopen(clim["logfile"].as<std::string>().c_str(), "w");
|
||||||
("backend", po::value<std::string>()->default_value("interp"), "the memory input file")
|
LOG_OUTPUT(DEFAULT)::stream() = f;
|
||||||
("isa", po::value<std::string>()->default_value("tgc_c"), "isa to use for simulation");
|
LOG_OUTPUT(connection)::stream() = f;
|
||||||
// clang-format on
|
}
|
||||||
auto parsed = po::command_line_parser(argc, argv).options(desc).allow_unregistered().run();
|
|
||||||
try {
|
std::vector<iss::vm_plugin *> plugin_list;
|
||||||
po::store(parsed, clim); // can throw
|
auto res = 0;
|
||||||
// --help option
|
try {
|
||||||
if (clim.count("help")) {
|
#ifdef WITH_LLVM
|
||||||
std::cout << "DBT-RISE-RiscV simulator for RISC-V" << std::endl << desc << std::endl;
|
// application code comes here //
|
||||||
return 0;
|
iss::init_jit_debug(argc, argv);
|
||||||
}
|
#endif
|
||||||
po::notify(clim); // throws on error, so do after help in case
|
bool dump = clim.count("dump-ir");
|
||||||
} catch (po::error &e) {
|
// instantiate the simulator
|
||||||
// there are problems
|
iss::vm_ptr vm{nullptr};
|
||||||
std::cerr << "ERROR: " << e.what() << std::endl << std::endl;
|
iss::cpu_ptr cpu{nullptr};
|
||||||
std::cerr << desc << std::endl;
|
std::string isa_opt(clim["isa"].as<std::string>());
|
||||||
return 1;
|
if (isa_opt == "tgc_c") {
|
||||||
}
|
std::tie(cpu, vm) =
|
||||||
std::vector<std::string> args = collect_unrecognized(parsed.options, po::include_positional);
|
iss::create_cpu<tgc_c_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
||||||
|
} else
|
||||||
LOGGER(DEFAULT)::print_time() = false;
|
#ifdef CORE_TGC_B
|
||||||
LOGGER(connection)::print_time() = false;
|
if (isa_opt == "tgc_b") {
|
||||||
if (clim.count("verbose")) {
|
std::tie(cpu, vm) =
|
||||||
auto l = logging::as_log_level(clim["verbose"].as<int>());
|
iss::create_cpu<tgc_b_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
||||||
LOGGER(DEFAULT)::reporting_level() = l;
|
} else
|
||||||
LOGGER(connection)::reporting_level() = l;
|
#endif
|
||||||
}
|
#ifdef CORE_TGC_C_XRB_NN
|
||||||
if (clim.count("logfile")) {
|
if (isa_opt == "tgc_c_xrb_nn") {
|
||||||
// configure the connection logger
|
std::tie(cpu, vm) =
|
||||||
auto f = fopen(clim["logfile"].as<std::string>().c_str(), "w");
|
iss::create_cpu<tgc_c_xrb_nn_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
||||||
LOG_OUTPUT(DEFAULT)::stream() = f;
|
} else
|
||||||
LOG_OUTPUT(connection)::stream() = f;
|
#endif
|
||||||
}
|
#ifdef CORE_TGC_D
|
||||||
|
if (isa_opt == "tgc_d") {
|
||||||
std::vector<iss::vm_plugin *> plugin_list;
|
std::tie(cpu, vm) =
|
||||||
auto res = 0;
|
iss::create_cpu<tgc_d_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
||||||
try {
|
} else
|
||||||
#ifdef WITH_LLVM
|
#endif
|
||||||
// application code comes here //
|
#ifdef CORE_TGC_D_XRB_MAC
|
||||||
iss::init_jit_debug(argc, argv);
|
if (isa_opt == "tgc_d_xrb_mac") {
|
||||||
#endif
|
std::tie(cpu, vm) =
|
||||||
bool dump = clim.count("dump-ir");
|
iss::create_cpu<tgc_d_xrb_mac_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
||||||
// instantiate the simulator
|
} else
|
||||||
iss::vm_ptr vm{nullptr};
|
#endif
|
||||||
iss::cpu_ptr cpu{nullptr};
|
#ifdef CORE_TGC_D_XRB_NN
|
||||||
std::string isa_opt(clim["isa"].as<std::string>());
|
if (isa_opt == "tgc_d_xrb_nn") {
|
||||||
if (isa_opt == "tgc_c") {
|
std::tie(cpu, vm) =
|
||||||
std::tie(cpu, vm) =
|
iss::create_cpu<tgc_d_xrb_nn_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
||||||
iss::create_cpu<tgc_c_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
} else
|
||||||
} else
|
#endif
|
||||||
#ifdef CORE_TGC_B
|
#ifdef CORE_TGC_E
|
||||||
if (isa_opt == "tgc_b") {
|
if (isa_opt == "tgc_e") {
|
||||||
std::tie(cpu, vm) =
|
std::tie(cpu, vm) =
|
||||||
iss::create_cpu<tgc_b_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
iss::create_cpu<tgc_e_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
||||||
} else
|
} else
|
||||||
#endif
|
#endif
|
||||||
#ifdef CORE_TGC_C_XRB_NN
|
{
|
||||||
if (isa_opt == "tgc_c_xrb_nn") {
|
|
||||||
std::tie(cpu, vm) =
|
|
||||||
iss::create_cpu<tgc_c_xrb_nn_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
|
||||||
} else
|
|
||||||
#endif
|
|
||||||
#ifdef CORE_TGC_D
|
|
||||||
if (isa_opt == "tgc_d") {
|
|
||||||
std::tie(cpu, vm) =
|
|
||||||
iss::create_cpu<tgc_d_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
|
||||||
} else
|
|
||||||
#endif
|
|
||||||
#ifdef CORE_TGC_D_XRB_MAC
|
|
||||||
if (isa_opt == "tgc_d_xrb_mac") {
|
|
||||||
std::tie(cpu, vm) =
|
|
||||||
iss::create_cpu<tgc_d_xrb_mac_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
|
||||||
} else
|
|
||||||
#endif
|
|
||||||
#ifdef CORE_TGC_D_XRB_NN
|
|
||||||
if (isa_opt == "tgc_d_xrb_nn") {
|
|
||||||
std::tie(cpu, vm) =
|
|
||||||
iss::create_cpu<tgc_d_xrb_nn_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
|
||||||
} else
|
|
||||||
#endif
|
|
||||||
#ifdef CORE_TGC_E
|
|
||||||
if (isa_opt == "tgc_e") {
|
|
||||||
std::tie(cpu, vm) =
|
|
||||||
iss::create_cpu<tgc_e_plat_type>(clim["backend"].as<std::string>(), clim["gdb-port"].as<unsigned>());
|
|
||||||
} else
|
|
||||||
#endif
|
|
||||||
{
|
|
||||||
LOG(ERR) << "Illegal argument value for '--isa': " << isa_opt << std::endl;
|
LOG(ERR) << "Illegal argument value for '--isa': " << isa_opt << std::endl;
|
||||||
return 127;
|
return 127;
|
||||||
}
|
}
|
||||||
if (clim.count("plugin")) {
|
if (clim.count("plugin")) {
|
||||||
for (std::string const& opt_val : clim["plugin"].as<std::vector<std::string>>()) {
|
for (std::string const& opt_val : clim["plugin"].as<std::vector<std::string>>()) {
|
||||||
std::string plugin_name=opt_val;
|
std::string plugin_name=opt_val;
|
||||||
std::string filename{"cycles.txt"};
|
std::string filename{"cycles.txt"};
|
||||||
std::size_t found = opt_val.find('=');
|
std::size_t found = opt_val.find('=');
|
||||||
if (found != std::string::npos) {
|
if (found != std::string::npos) {
|
||||||
plugin_name = opt_val.substr(0, found);
|
plugin_name = opt_val.substr(0, found);
|
||||||
filename = opt_val.substr(found + 1, opt_val.size());
|
filename = opt_val.substr(found + 1, opt_val.size());
|
||||||
}
|
}
|
||||||
if (plugin_name == "ic") {
|
if (plugin_name == "ic") {
|
||||||
auto *ic_plugin = new iss::plugin::instruction_count(filename);
|
auto *ic_plugin = new iss::plugin::instruction_count(filename);
|
||||||
vm->register_plugin(*ic_plugin);
|
vm->register_plugin(*ic_plugin);
|
||||||
plugin_list.push_back(ic_plugin);
|
plugin_list.push_back(ic_plugin);
|
||||||
} else if (plugin_name == "ce") {
|
} else if (plugin_name == "ce") {
|
||||||
auto *ce_plugin = new iss::plugin::cycle_estimate(filename);
|
auto *ce_plugin = new iss::plugin::cycle_estimate(filename);
|
||||||
vm->register_plugin(*ce_plugin);
|
vm->register_plugin(*ce_plugin);
|
||||||
plugin_list.push_back(ce_plugin);
|
plugin_list.push_back(ce_plugin);
|
||||||
} else {
|
} else if (plugin_name == "pctrace") {
|
||||||
std::array<char const*, 1> a{{filename.c_str()}};
|
auto *plugin = new iss::plugin::pctrace(filename);
|
||||||
iss::plugin::loader l(plugin_name, {{"initPlugin"}});
|
vm->register_plugin(*plugin);
|
||||||
auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
|
plugin_list.push_back(plugin);
|
||||||
if(plugin){
|
} else {
|
||||||
vm->register_plugin(*plugin);
|
#ifndef WIN32
|
||||||
plugin_list.push_back(plugin);
|
std::array<char const*, 1> a{{filename.c_str()}};
|
||||||
} else {
|
iss::plugin::loader l(plugin_name, {{"initPlugin"}});
|
||||||
|
auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
|
||||||
|
if(plugin){
|
||||||
|
vm->register_plugin(*plugin);
|
||||||
|
plugin_list.push_back(plugin);
|
||||||
|
} else
|
||||||
|
#endif
|
||||||
|
{
|
||||||
LOG(ERR) << "Unknown plugin name: " << plugin_name << ", valid names are 'ce', 'ic'" << std::endl;
|
LOG(ERR) << "Unknown plugin name: " << plugin_name << ", valid names are 'ce', 'ic'" << std::endl;
|
||||||
return 127;
|
return 127;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
if (clim.count("disass")) {
|
if (clim.count("disass")) {
|
||||||
vm->setDisassEnabled(true);
|
vm->setDisassEnabled(true);
|
||||||
LOGGER(disass)::reporting_level() = logging::INFO;
|
LOGGER(disass)::reporting_level() = logging::INFO;
|
||||||
LOGGER(disass)::print_time() = false;
|
LOGGER(disass)::print_time() = false;
|
||||||
auto file_name = clim["disass"].as<std::string>();
|
auto file_name = clim["disass"].as<std::string>();
|
||||||
if (file_name.length() > 0) {
|
if (file_name.length() > 0) {
|
||||||
LOG_OUTPUT(disass)::stream() = fopen(file_name.c_str(), "w");
|
LOG_OUTPUT(disass)::stream() = fopen(file_name.c_str(), "w");
|
||||||
LOGGER(disass)::print_severity() = false;
|
LOGGER(disass)::print_severity() = false;
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
uint64_t start_address = 0;
|
uint64_t start_address = 0;
|
||||||
if (clim.count("mem"))
|
if (clim.count("mem"))
|
||||||
vm->get_arch()->load_file(clim["mem"].as<std::string>());
|
vm->get_arch()->load_file(clim["mem"].as<std::string>());
|
||||||
if (clim.count("elf"))
|
if (clim.count("elf"))
|
||||||
for (std::string input : clim["elf"].as<std::vector<std::string>>()) {
|
for (std::string input : clim["elf"].as<std::vector<std::string>>()) {
|
||||||
auto start_addr = vm->get_arch()->load_file(input);
|
auto start_addr = vm->get_arch()->load_file(input);
|
||||||
if (start_addr.second) start_address = start_addr.first;
|
if (start_addr.second) start_address = start_addr.first;
|
||||||
}
|
}
|
||||||
for (std::string input : args) {
|
for (std::string input : args) {
|
||||||
auto start_addr = vm->get_arch()->load_file(input); // treat remaining arguments as elf files
|
auto start_addr = vm->get_arch()->load_file(input); // treat remaining arguments as elf files
|
||||||
if (start_addr.second) start_address = start_addr.first;
|
if (start_addr.second) start_address = start_addr.first;
|
||||||
}
|
}
|
||||||
if (clim.count("reset")) {
|
if (clim.count("reset")) {
|
||||||
auto str = clim["reset"].as<std::string>();
|
auto str = clim["reset"].as<std::string>();
|
||||||
start_address = str.find("0x") == 0 ? std::stoull(str.substr(2), nullptr, 16) : std::stoull(str, nullptr, 10);
|
start_address = str.find("0x") == 0 ? std::stoull(str.substr(2), nullptr, 16) : std::stoull(str, nullptr, 10);
|
||||||
}
|
}
|
||||||
vm->reset(start_address);
|
vm->reset(start_address);
|
||||||
auto cycles = clim["instructions"].as<uint64_t>();
|
auto cycles = clim["instructions"].as<uint64_t>();
|
||||||
res = vm->start(cycles, dump);
|
res = vm->start(cycles, dump);
|
||||||
} catch (std::exception &e) {
|
} catch (std::exception &e) {
|
||||||
LOG(ERR) << "Unhandled Exception reached the top of main: " << e.what() << ", application will now exit"
|
LOG(ERR) << "Unhandled Exception reached the top of main: " << e.what() << ", application will now exit"
|
||||||
<< std::endl;
|
<< std::endl;
|
||||||
res = 2;
|
res = 2;
|
||||||
}
|
}
|
||||||
// cleanup to let plugins report of needed
|
// cleanup to let plugins report of needed
|
||||||
for (auto *p : plugin_list) {
|
for (auto *p : plugin_list) {
|
||||||
delete p;
|
delete p;
|
||||||
}
|
}
|
||||||
return res;
|
return res;
|
||||||
}
|
}
|
||||||
|
@ -1,133 +0,0 @@
|
|||||||
#include <iss/arch_if.h>
|
|
||||||
#include <iss/plugin/pctrace.h>
|
|
||||||
#include <util/logging.h>
|
|
||||||
#include <rapidjson/document.h>
|
|
||||||
#include <rapidjson/istreamwrapper.h>
|
|
||||||
#include "rapidjson/writer.h"
|
|
||||||
#include "rapidjson/stringbuffer.h"
|
|
||||||
#include <rapidjson/ostreamwrapper.h>
|
|
||||||
#include <rapidjson/error/en.h>
|
|
||||||
#include <fstream>
|
|
||||||
|
|
||||||
#include <iostream>
|
|
||||||
|
|
||||||
|
|
||||||
using namespace rapidjson;
|
|
||||||
using namespace std;
|
|
||||||
|
|
||||||
iss::plugin::cov::cov(std::string const &filename)
|
|
||||||
: instr_if(nullptr)
|
|
||||||
, filename(filename)
|
|
||||||
{
|
|
||||||
output.open("output.trc");
|
|
||||||
jumped = false;
|
|
||||||
first = true;
|
|
||||||
}
|
|
||||||
|
|
||||||
iss::plugin::cov::~cov() {
|
|
||||||
output.close();
|
|
||||||
}
|
|
||||||
|
|
||||||
bool iss::plugin::cov::registration(const char *const version, vm_if& vm) {
|
|
||||||
instr_if = vm.get_arch()->get_instrumentation_if();
|
|
||||||
if(!instr_if) return false;
|
|
||||||
const string core_name = instr_if->core_type_name();
|
|
||||||
if (filename.length() > 0) {
|
|
||||||
ifstream is(filename);
|
|
||||||
if (is.is_open()) {
|
|
||||||
try {
|
|
||||||
IStreamWrapper isw(is);
|
|
||||||
Document d;
|
|
||||||
ParseResult ok = d.ParseStream(isw);
|
|
||||||
if(ok) {
|
|
||||||
Value& val = d[core_name.c_str()];
|
|
||||||
if(val.IsArray()){
|
|
||||||
delays.reserve(val.Size());
|
|
||||||
for (auto it = val.Begin(); it != val.End(); ++it) {
|
|
||||||
auto& name = (*it)["name"];
|
|
||||||
auto& size = (*it)["size"];
|
|
||||||
auto& delay = (*it)["delay"];
|
|
||||||
auto& branch = (*it)["branch"];
|
|
||||||
if(delay.IsArray()) {
|
|
||||||
auto dt = delay[0].Get<unsigned>();
|
|
||||||
auto dnt = delay[1].Get<unsigned>();
|
|
||||||
delays.push_back(instr_desc{size.Get<unsigned>(), dt, dnt, branch.Get<bool>()});
|
|
||||||
} else if(delay.Is<unsigned>()) {
|
|
||||||
auto d = delay.Get<unsigned>();
|
|
||||||
delays.push_back(instr_desc{size.Get<unsigned>(), d, d, branch.Get<bool>()});
|
|
||||||
} else
|
|
||||||
throw runtime_error("JSON parse error");
|
|
||||||
|
|
||||||
}
|
|
||||||
} else {
|
|
||||||
LOG(ERR)<<"plugin cycle_estimate: could not find an entry for "<<core_name<<" in JSON file"<<endl;
|
|
||||||
return false;
|
|
||||||
}
|
|
||||||
} else {
|
|
||||||
LOG(ERR)<<"plugin cycle_estimate: could not parse in JSON file at "<< ok.Offset()<<": "<<GetParseError_En(ok.Code())<<endl;
|
|
||||||
return false;
|
|
||||||
}
|
|
||||||
} catch (runtime_error &e) {
|
|
||||||
LOG(ERR) << "Could not parse input file " << filename << ", reason: " << e.what();
|
|
||||||
return false;
|
|
||||||
}
|
|
||||||
} else {
|
|
||||||
LOG(ERR) << "Could not open input file " << filename;
|
|
||||||
return false;
|
|
||||||
}
|
|
||||||
}
|
|
||||||
return true;
|
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
}
|
|
||||||
|
|
||||||
inline string formatPC(uint64_t pc) {
|
|
||||||
stringstream stream;
|
|
||||||
stream << "0x" << std::hex << pc;
|
|
||||||
return stream.str();
|
|
||||||
}
|
|
||||||
|
|
||||||
void iss::plugin::cov::callback(instr_info_t iinfo, const exec_info& einfo) {
|
|
||||||
// auto delay = 0;
|
|
||||||
// auto entry = delays[iinfo.instr_id];
|
|
||||||
// bool taken = einfo.branch_taken;
|
|
||||||
// if (einfo.branch_taken)
|
|
||||||
// delay = entry.taken;
|
|
||||||
// else
|
|
||||||
// delay = entry.not_taken;
|
|
||||||
//
|
|
||||||
// if (first){
|
|
||||||
// output << formatPC(instr_if->get_pc()) << "," << delay;
|
|
||||||
// first = false;
|
|
||||||
// }
|
|
||||||
// if(instr_if->get_next_pc()-instr_if->get_pc() != delays[iinfo.instr_id].size/8){
|
|
||||||
// //The goal is to keep the output in start-target pairs, so after a jump the target address needs to get written
|
|
||||||
// //to the output. If the target happens to also be a start, we keep the pairing by adding a 0-delay entry.
|
|
||||||
// if (jumped)
|
|
||||||
// output <<"\n" <<formatPC(instr_if->get_pc()) << "," << 0;
|
|
||||||
// output <<"\n" << formatPC(instr_if->get_pc()) << "," << delay;
|
|
||||||
// jumped = true;
|
|
||||||
// }
|
|
||||||
// else{
|
|
||||||
// if (jumped){
|
|
||||||
// output <<"\n" << formatPC(instr_if->get_pc()) << "," << delay;
|
|
||||||
// jumped = false;
|
|
||||||
// }
|
|
||||||
// else if(delay!=1){
|
|
||||||
// output <<"\n" << formatPC(instr_if->get_pc()) << "," << delay;
|
|
||||||
// output <<"\n" << formatPC(instr_if->get_pc()) << "," << 0;
|
|
||||||
// }
|
|
||||||
//
|
|
||||||
// }
|
|
||||||
|
|
||||||
//source code for the full output
|
|
||||||
auto delay = 0;
|
|
||||||
auto entry = delays[iinfo.instr_id];
|
|
||||||
bool taken = einfo.branch_taken;
|
|
||||||
if (einfo.branch_taken)
|
|
||||||
delay = entry.taken;
|
|
||||||
else
|
|
||||||
delay = entry.not_taken;
|
|
||||||
output<<std::hex <<"0x" << instr_if->get_pc() <<"," << delay << "\n";
|
|
||||||
}
|
|
@ -30,38 +30,18 @@
|
|||||||
*
|
*
|
||||||
*******************************************************************************/
|
*******************************************************************************/
|
||||||
|
|
||||||
// clang-format off
|
// clang-format off
|
||||||
#include "iss/debugger/gdb_session.h"
|
#include <iss/debugger/gdb_session.h>
|
||||||
#include "iss/debugger/encoderdecoder.h"
|
#include <iss/debugger/encoderdecoder.h>
|
||||||
#include "iss/debugger/server.h"
|
#include <iss/debugger/server.h>
|
||||||
#include "iss/debugger/target_adapter_if.h"
|
#include <iss/debugger/target_adapter_if.h>
|
||||||
#include "iss/iss.h"
|
#include <iss/iss.h>
|
||||||
#include "iss/vm_types.h"
|
#include <iss/vm_types.h>
|
||||||
#include <iss/plugin/loader.h>
|
#ifndef WIN32
|
||||||
#include "sysc/core_complex.h"
|
#include <iss/plugin/loader.h>
|
||||||
#ifdef CORE_TGC_B
|
|
||||||
#include "iss/arch/riscv_hart_m_p.h"
|
|
||||||
#include "iss/arch/tgc_b.h"
|
|
||||||
using tgc_b_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_b>;
|
|
||||||
#endif
|
|
||||||
#include "iss/arch/riscv_hart_m_p.h"
|
|
||||||
#include "iss/arch/tgc_c.h"
|
|
||||||
using tgc_c_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_c>;
|
|
||||||
#ifdef CORE_TGC_D
|
|
||||||
#include "iss/arch/riscv_hart_mu_p.h"
|
|
||||||
#include "iss/arch/tgc_d.h"
|
|
||||||
using tgc_d_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d, iss::arch::FEAT_PMP>;
|
|
||||||
#endif
|
|
||||||
#ifdef CORE_TGC_D_XRB_MAC
|
|
||||||
#include "iss/arch/riscv_hart_mu_p.h"
|
|
||||||
#include "iss/arch/tgc_d_xrb_mac.h"
|
|
||||||
using tgc_d_xrb_mac_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_mac, iss::arch::FEAT_PMP>;
|
|
||||||
#endif
|
|
||||||
#ifdef CORE_TGC_D_XRB_NN
|
|
||||||
#include "iss/arch/riscv_hart_mu_p.h"
|
|
||||||
#include "iss/arch/tgc_d_xrb_nn.h"
|
|
||||||
using tgc_d_xrb_nn_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_nn, iss::arch::FEAT_PMP>;
|
|
||||||
#endif
|
#endif
|
||||||
|
#include "core_complex.h"
|
||||||
|
#include <iss/arch/tgc_mapper.h>
|
||||||
#include <scc/report.h>
|
#include <scc/report.h>
|
||||||
#include <util/ities.h>
|
#include <util/ities.h>
|
||||||
#include <iostream>
|
#include <iostream>
|
||||||
@ -71,7 +51,7 @@ using tgc_d_xrb_nn_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_n
|
|||||||
#include <iss/plugin/instruction_count.h>
|
#include <iss/plugin/instruction_count.h>
|
||||||
#include <iss/plugin/pctrace.h>
|
#include <iss/plugin/pctrace.h>
|
||||||
|
|
||||||
// clang-format on
|
// clang-format on
|
||||||
|
|
||||||
#define STR(X) #X
|
#define STR(X) #X
|
||||||
#define CREATE_CORE(CN) \
|
#define CREATE_CORE(CN) \
|
||||||
@ -90,12 +70,12 @@ using namespace scv_tr;
|
|||||||
#define GET_PROP_VALUE(P) P.getValue()
|
#define GET_PROP_VALUE(P) P.getValue()
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
#ifdef _MSC_VER
|
#ifdef _MSC_VER
|
||||||
// not #if defined(_WIN32) || defined(_WIN64) because we have strncasecmp in mingw
|
// not #if defined(_WIN32) || defined(_WIN64) because we have strncasecmp in mingw
|
||||||
#define strncasecmp _strnicmp
|
#define strncasecmp _strnicmp
|
||||||
#define strcasecmp _stricmp
|
#define strcasecmp _stricmp
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
namespace sysc {
|
namespace sysc {
|
||||||
namespace tgfs {
|
namespace tgfs {
|
||||||
using namespace std;
|
using namespace std;
|
||||||
@ -127,7 +107,7 @@ public:
|
|||||||
heart_state_t &get_state() { return this->state; }
|
heart_state_t &get_state() { return this->state; }
|
||||||
|
|
||||||
void notify_phase(iss::arch_if::exec_phase p) override {
|
void notify_phase(iss::arch_if::exec_phase p) override {
|
||||||
if (p == iss::arch_if::ISTART) owner->sync(this->reg.icount);
|
if (p == iss::arch_if::ISTART) owner->sync(this->icount);
|
||||||
}
|
}
|
||||||
|
|
||||||
sync_type needed_sync() const override { return PRE_SYNC; }
|
sync_type needed_sync() const override { return PRE_SYNC; }
|
||||||
@ -137,7 +117,7 @@ public:
|
|||||||
std::stringstream s;
|
std::stringstream s;
|
||||||
s << "[p:" << lvl[this->reg.PRIV] << ";s:0x" << std::hex << std::setfill('0')
|
s << "[p:" << lvl[this->reg.PRIV] << ";s:0x" << std::hex << std::setfill('0')
|
||||||
<< std::setw(sizeof(reg_t) * 2) << (reg_t)this->state.mstatus << std::dec << ";c:"
|
<< std::setw(sizeof(reg_t) * 2) << (reg_t)this->state.mstatus << std::dec << ";c:"
|
||||||
<< this->reg.icount + this->cycle_offset << "]";
|
<< this->icount + this->cycle_offset << "]";
|
||||||
SCCDEBUG(owner->name())<<"disass: "
|
SCCDEBUG(owner->name())<<"disass: "
|
||||||
<< "0x" << std::setw(16) << std::right << std::setfill('0') << std::hex << pc << "\t\t" << std::setw(40)
|
<< "0x" << std::setw(16) << std::right << std::setfill('0') << std::hex << pc << "\t\t" << std::setw(40)
|
||||||
<< std::setfill(' ') << std::left << instr << s.str();
|
<< std::setfill(' ') << std::left << instr << s.str();
|
||||||
@ -197,26 +177,26 @@ public:
|
|||||||
|
|
||||||
void wait_until(uint64_t flags) override {
|
void wait_until(uint64_t flags) override {
|
||||||
SCCDEBUG(owner->name()) << "Sleeping until interrupt";
|
SCCDEBUG(owner->name()) << "Sleeping until interrupt";
|
||||||
do {
|
while(this->pending_trap == 0 && (this->csr[arch::mip] & this->csr[arch::mie]) == 0) {
|
||||||
sc_core::wait(wfi_evt);
|
sc_core::wait(wfi_evt);
|
||||||
} while (this->reg.pending_trap == 0);
|
}
|
||||||
PLAT::wait_until(flags);
|
PLAT::wait_until(flags);
|
||||||
}
|
}
|
||||||
|
|
||||||
void local_irq(short id, bool value) {
|
void local_irq(short id, bool value) {
|
||||||
reg_t mask = 0;
|
reg_t mask = 0;
|
||||||
switch (id) {
|
switch (id) {
|
||||||
case 16: // SW
|
case 3: // SW
|
||||||
mask = 1 << 3;
|
mask = 1 << 3;
|
||||||
break;
|
break;
|
||||||
case 17: // timer
|
case 7: // timer
|
||||||
mask = 1 << 7;
|
mask = 1 << 7;
|
||||||
break;
|
break;
|
||||||
case 18: // external
|
case 11: // external
|
||||||
mask = 1 << 11;
|
mask = 1 << 11;
|
||||||
break;
|
break;
|
||||||
default:
|
default:
|
||||||
/* do nothing*/
|
if(id>15) mask = 1 << id;
|
||||||
break;
|
break;
|
||||||
}
|
}
|
||||||
if (value) {
|
if (value) {
|
||||||
@ -226,7 +206,7 @@ public:
|
|||||||
this->csr[arch::mip] &= ~mask;
|
this->csr[arch::mip] &= ~mask;
|
||||||
this->check_interrupt();
|
this->check_interrupt();
|
||||||
if(value)
|
if(value)
|
||||||
SCCTRACE(owner->name()) << "Triggering interrupt " << id << " Pending trap: " << this->reg.pending_trap;
|
SCCTRACE(owner->name()) << "Triggering interrupt " << id << " Pending trap: " << this->pending_trap;
|
||||||
}
|
}
|
||||||
|
|
||||||
private:
|
private:
|
||||||
@ -318,7 +298,7 @@ public:
|
|||||||
CREATE_CORE(tgc_d_xrb_nn)
|
CREATE_CORE(tgc_d_xrb_nn)
|
||||||
#endif
|
#endif
|
||||||
{
|
{
|
||||||
LOG(ERR) << "Illegal argument value for core type: " << type << std::endl;
|
LOG(ERR) << "Illegal argument value for core type: " << type << std::endl;
|
||||||
}
|
}
|
||||||
auto *srv = debugger::server<debugger::gdb_session>::get();
|
auto *srv = debugger::server<debugger::gdb_session>::get();
|
||||||
if (srv) tgt_adapter = srv->get_target();
|
if (srv) tgt_adapter = srv->get_target();
|
||||||
@ -377,8 +357,11 @@ void core_complex::init(){
|
|||||||
sensitive << sw_irq_i;
|
sensitive << sw_irq_i;
|
||||||
SC_METHOD(timer_irq_cb);
|
SC_METHOD(timer_irq_cb);
|
||||||
sensitive << timer_irq_i;
|
sensitive << timer_irq_i;
|
||||||
SC_METHOD(global_irq_cb);
|
SC_METHOD(ext_irq_cb);
|
||||||
sensitive << global_irq_i;
|
sensitive << ext_irq_i;
|
||||||
|
SC_METHOD(local_irq_cb);
|
||||||
|
for(auto pin:local_irq_i)
|
||||||
|
sensitive << pin;
|
||||||
trc->m_db=scv_tr_db::get_default_db();
|
trc->m_db=scv_tr_db::get_default_db();
|
||||||
|
|
||||||
SC_METHOD(forward);
|
SC_METHOD(forward);
|
||||||
@ -427,10 +410,11 @@ void core_complex::before_end_of_elaboration() {
|
|||||||
cpu->vm->register_plugin(*plugin);
|
cpu->vm->register_plugin(*plugin);
|
||||||
plugin_list.push_back(plugin);
|
plugin_list.push_back(plugin);
|
||||||
} else if (plugin_name == "pctrace") {
|
} else if (plugin_name == "pctrace") {
|
||||||
auto *plugin = new iss::plugin::cov(filename);
|
auto *plugin = new iss::plugin::pctrace(filename);
|
||||||
cpu->vm->register_plugin(*plugin);
|
cpu->vm->register_plugin(*plugin);
|
||||||
plugin_list.push_back(plugin);
|
plugin_list.push_back(plugin);
|
||||||
} else {
|
} else {
|
||||||
|
#ifndef WIN32
|
||||||
std::array<char const*, 1> a{{filename.c_str()}};
|
std::array<char const*, 1> a{{filename.c_str()}};
|
||||||
iss::plugin::loader l(plugin_name, {{"initPlugin"}});
|
iss::plugin::loader l(plugin_name, {{"initPlugin"}});
|
||||||
auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
|
auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
|
||||||
@ -438,6 +422,7 @@ void core_complex::before_end_of_elaboration() {
|
|||||||
cpu->vm->register_plugin(*plugin);
|
cpu->vm->register_plugin(*plugin);
|
||||||
plugin_list.push_back(plugin);
|
plugin_list.push_back(plugin);
|
||||||
} else
|
} else
|
||||||
|
#endif
|
||||||
SCCERR(SCMOD) << "Unknown plugin '" << plugin_name << "' or plugin not found";
|
SCCERR(SCMOD) << "Unknown plugin '" << plugin_name << "' or plugin not found";
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
@ -498,11 +483,19 @@ void core_complex::rst_cb() {
|
|||||||
if (rst_i.read()) cpu->set_interrupt_execution(true);
|
if (rst_i.read()) cpu->set_interrupt_execution(true);
|
||||||
}
|
}
|
||||||
|
|
||||||
void core_complex::sw_irq_cb() { cpu->local_irq(16, sw_irq_i.read()); }
|
void core_complex::sw_irq_cb() { cpu->local_irq(3, sw_irq_i.read()); }
|
||||||
|
|
||||||
void core_complex::timer_irq_cb() { cpu->local_irq(17, timer_irq_i.read()); }
|
void core_complex::timer_irq_cb() { cpu->local_irq(7, timer_irq_i.read()); }
|
||||||
|
|
||||||
void core_complex::global_irq_cb() { cpu->local_irq(18, global_irq_i.read()); }
|
void core_complex::ext_irq_cb() { cpu->local_irq(11, ext_irq_i.read()); }
|
||||||
|
|
||||||
|
void core_complex::local_irq_cb() {
|
||||||
|
for(auto i=0U; i<local_irq_i.size(); ++i) {
|
||||||
|
if(local_irq_i[i].event()) {
|
||||||
|
cpu->local_irq(16+i, local_irq_i[i].read());
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
void core_complex::run() {
|
void core_complex::run() {
|
||||||
wait(SC_ZERO_TIME); // separate from elaboration phase
|
wait(SC_ZERO_TIME); // separate from elaboration phase
|
||||||
|
@ -69,11 +69,11 @@ struct core_trace;
|
|||||||
|
|
||||||
class core_complex : public sc_core::sc_module, public scc::traceable {
|
class core_complex : public sc_core::sc_module, public scc::traceable {
|
||||||
public:
|
public:
|
||||||
tlm::scc::initiator_mixin<tlm::scc::scv::tlm_rec_initiator_socket<32>> initiator{"intor"};
|
tlm::scc::initiator_mixin<tlm::tlm_initiator_socket<32>> initiator{"intor"};
|
||||||
|
|
||||||
sc_core::sc_in<bool> rst_i{"rst_i"};
|
sc_core::sc_in<bool> rst_i{"rst_i"};
|
||||||
|
|
||||||
sc_core::sc_in<bool> global_irq_i{"global_irq_i"};
|
sc_core::sc_in<bool> ext_irq_i{"ext_irq_i"};
|
||||||
|
|
||||||
sc_core::sc_in<bool> timer_irq_i{"timer_irq_i"};
|
sc_core::sc_in<bool> timer_irq_i{"timer_irq_i"};
|
||||||
|
|
||||||
@ -84,7 +84,7 @@ public:
|
|||||||
#ifndef CWR_SYSTEMC
|
#ifndef CWR_SYSTEMC
|
||||||
sc_core::sc_in<sc_core::sc_time> clk_i{"clk_i"};
|
sc_core::sc_in<sc_core::sc_time> clk_i{"clk_i"};
|
||||||
|
|
||||||
sc_core::sc_port<tlm::tlm_peek_if<uint64_t>, 1, sc_core::SC_ZERO_OR_MORE_BOUND> mtime_o;
|
sc_core::sc_port<tlm::tlm_peek_if<uint64_t>, 1, sc_core::SC_ZERO_OR_MORE_BOUND> mtime_o{"mtime_o"};
|
||||||
|
|
||||||
cci::cci_param<std::string> elf_file{"elf_file", ""};
|
cci::cci_param<std::string> elf_file{"elf_file", ""};
|
||||||
|
|
||||||
@ -181,7 +181,8 @@ protected:
|
|||||||
void rst_cb();
|
void rst_cb();
|
||||||
void sw_irq_cb();
|
void sw_irq_cb();
|
||||||
void timer_irq_cb();
|
void timer_irq_cb();
|
||||||
void global_irq_cb();
|
void ext_irq_cb();
|
||||||
|
void local_irq_cb();
|
||||||
uint64_t last_sync_cycle = 0;
|
uint64_t last_sync_cycle = 0;
|
||||||
util::range_lut<tlm_dmi_ext> read_lut, write_lut;
|
util::range_lut<tlm_dmi_ext> read_lut, write_lut;
|
||||||
tlm_utils::tlm_quantumkeeper quantum_keeper;
|
tlm_utils::tlm_quantumkeeper quantum_keeper;
|
1
src/vm/interp/.gitignore
vendored
1
src/vm/interp/.gitignore
vendored
@ -1 +0,0 @@
|
|||||||
/vm_tgc_*.cpp
|
|
File diff suppressed because it is too large
Load Diff
@ -30,7 +30,7 @@
|
|||||||
*
|
*
|
||||||
*******************************************************************************/
|
*******************************************************************************/
|
||||||
|
|
||||||
#include <iss/arch/tgf_c.h>
|
#include <iss/arch/tgc_c.h>
|
||||||
#include <iss/arch/riscv_hart_m_p.h>
|
#include <iss/arch/riscv_hart_m_p.h>
|
||||||
#include <iss/debugger/gdb_session.h>
|
#include <iss/debugger/gdb_session.h>
|
||||||
#include <iss/debugger/server.h>
|
#include <iss/debugger/server.h>
|
||||||
@ -52,7 +52,7 @@ namespace fp_impl {
|
|||||||
void add_fp_functions_2_module(::llvm::Module *, unsigned, unsigned);
|
void add_fp_functions_2_module(::llvm::Module *, unsigned, unsigned);
|
||||||
}
|
}
|
||||||
|
|
||||||
namespace tgf_c {
|
namespace tgc_c {
|
||||||
using namespace ::llvm;
|
using namespace ::llvm;
|
||||||
using namespace iss::arch;
|
using namespace iss::arch;
|
||||||
using namespace iss::debugger;
|
using namespace iss::debugger;
|
||||||
@ -4151,11 +4151,11 @@ template <typename ARCH> inline void vm_impl<ARCH>::gen_trap_check(BasicBlock *b
|
|||||||
bb, this->trap_blk, 1);
|
bb, this->trap_blk, 1);
|
||||||
}
|
}
|
||||||
|
|
||||||
} // namespace tgf_c
|
} // namespace tgc_c
|
||||||
|
|
||||||
template <>
|
template <>
|
||||||
std::unique_ptr<vm_if> create<arch::tgf_c>(arch::tgf_c *core, unsigned short port, bool dump) {
|
std::unique_ptr<vm_if> create<arch::tgc_c>(arch::tgc_c *core, unsigned short port, bool dump) {
|
||||||
auto ret = new tgf_c::vm_impl<arch::tgf_c>(*core, dump);
|
auto ret = new tgc_c::vm_impl<arch::tgc_c>(*core, dump);
|
||||||
if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
|
if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
|
||||||
return std::unique_ptr<vm_if>(ret);
|
return std::unique_ptr<vm_if>(ret);
|
||||||
}
|
}
|
File diff suppressed because it is too large
Load Diff
@ -30,7 +30,7 @@
|
|||||||
*
|
*
|
||||||
*******************************************************************************/
|
*******************************************************************************/
|
||||||
|
|
||||||
#include <iss/arch/tgf_c.h>
|
#include <iss/arch/tgc_c.h>
|
||||||
#include <iss/arch/riscv_hart_m_p.h>
|
#include <iss/arch/riscv_hart_m_p.h>
|
||||||
#include <iss/debugger/gdb_session.h>
|
#include <iss/debugger/gdb_session.h>
|
||||||
#include <iss/debugger/server.h>
|
#include <iss/debugger/server.h>
|
||||||
@ -49,7 +49,7 @@
|
|||||||
|
|
||||||
namespace iss {
|
namespace iss {
|
||||||
namespace tcc {
|
namespace tcc {
|
||||||
namespace tgf_c {
|
namespace tgc_c {
|
||||||
using namespace iss::arch;
|
using namespace iss::arch;
|
||||||
using namespace iss::debugger;
|
using namespace iss::debugger;
|
||||||
|
|
||||||
@ -3251,8 +3251,8 @@ template <typename ARCH> void vm_impl<ARCH>::gen_trap_behavior(tu_builder& tu) {
|
|||||||
} // namespace mnrv32
|
} // namespace mnrv32
|
||||||
|
|
||||||
template <>
|
template <>
|
||||||
std::unique_ptr<vm_if> create<arch::tgf_c>(arch::tgf_c *core, unsigned short port, bool dump) {
|
std::unique_ptr<vm_if> create<arch::tgc_c>(arch::tgc_c *core, unsigned short port, bool dump) {
|
||||||
auto ret = new tgf_c::vm_impl<arch::tgf_c>(*core, dump);
|
auto ret = new tgc_c::vm_impl<arch::tgc_c>(*core, dump);
|
||||||
if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
|
if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
|
||||||
return std::unique_ptr<vm_if>(ret);
|
return std::unique_ptr<vm_if>(ret);
|
||||||
}
|
}
|
File diff suppressed because it is too large
Load Diff
Reference in New Issue
Block a user