|  | aa70d8a54a | fixes CLIC to match clicinfo description in CLIC spec 11.04.2023 | 2023-05-02 17:22:13 +02:00 |  | 
			
				
					|  | d990f1cf5d | fixes reading of 64bit CSR register | 2023-05-01 22:23:35 +02:00 |  | 
			
				
					|  | 1672b01e62 | adds WT cache functionality as mixin | 2023-04-28 20:38:07 +02:00 |  | 
			
				
					|  | 00b0f101ac | adapts to changes of instrumentation interface in dbt-rise-core | 2023-04-28 20:38:07 +02:00 |  | 
			
				
					|  | f626ee2684 | fixes privilege wrapper for M/U to cope with 64bit | 2023-04-05 15:38:25 +02:00 |  | 
			
				
					|  | 98dd329833 | fixes CSR access rights | 2023-04-04 09:23:08 +02:00 |  | 
			
				
					|  | 6213445bc4 | fixes 64bit behavior of CSR regs | 2023-03-27 12:04:43 +02:00 |  | 
			
				
					|  | 2e4faa4d50 | fixes mstatus mask | 2023-03-25 09:14:56 +01:00 |  | 
			
				
					|  | 8e1951f298 | adds 64bit mstatus | 2023-03-23 07:47:21 +01:00 |  | 
			
				
					|  | 7efa924510 | fixes m/uintstatus read | 2023-03-17 10:51:39 +01:00 |  | 
			
				
					|  | febbc4fff0 | fixes m/uintstatus read | 2023-03-17 10:23:05 +01:00 |  | 
			
				
					|  | 39b2788b7e | implements and fixes CLIC CSR behavior | 2023-03-17 09:09:09 +01:00 |  | 
			
				
					|  | a943dd3bdf | fixes wrong array size which led to unintended CSR definitions | 2023-03-15 14:16:08 +01:00 |  | 
			
				
					|  | fedbff5971 | fixes xcause and u-mode clic CSRs | 2023-03-15 12:27:39 +01:00 |  | 
			
				
					|  | c2758e8321 | removes mscratchcsw from CLIC feature | 2023-03-15 09:07:00 +01:00 |  | 
			
				
					|  | 8be5fe71df | fixes template name typo | 2023-03-12 07:42:09 +01:00 |  | 
			
				
					|  | 3f7ce41b9d | fixes CLIC mtvt register behavior | 2023-03-11 14:03:03 +01:00 |  | 
			
				
					|  | ad1cbedf00 | adds back missing max irq functions | 2023-03-11 12:47:10 +01:00 |  | 
			
				
					|  | 83f54b5074 | fixes CLICCFG settings | 2023-03-11 08:48:03 +01:00 |  | 
			
				
					|  | a83928fd8c | fixes CSR/CLIC implementation | 2023-03-10 20:40:21 +01:00 |  | 
			
				
					|  | 62c118e501 | fixes CSR to match latest fast interrupts spec | 2023-01-20 16:21:04 +01:00 |  | 
			
				
					|  | 1a0fc4bd5d | fixes wrong mcounteren in M-mode only priv wrapper | 2022-10-10 08:59:27 +02:00 |  | 
			
				
					|  | 40d1966e9a | fixes pending irq within irq hander behavior | 2022-10-08 11:20:52 +02:00 |  | 
			
				
					|  | a977200284 | cleans up priv wrappers | 2022-10-05 08:58:57 +02:00 |  | 
			
				
					|  | 6ba7c82f80 | fixes wrapper definitions for hwl cores | 2022-09-26 13:31:46 +02:00 |  | 
			
				
					|  | ad7bb28b4c | fixes write mask of clic memory mapped registers | 2022-09-17 12:15:19 +02:00 |  | 
			
				
					|  | 1ad66a71d8 | extends supported break point types | 2022-08-06 09:53:24 +02:00 |  | 
			
				
					|  | e60fa3d5e6 | adaptes to changes in dbt-rise-core | 2022-08-06 09:49:32 +02:00 |  | 
			
				
					|  | 57347ae4d9 | fixes cppcheck flagged issues | 2022-07-23 13:49:10 +02:00 |  | 
			
				
					|  | 4876f18ba9 | adds windows compatibility fixes | 2022-07-18 11:43:42 +02:00 |  | 
			
				
					|  | 12ccfc055a | updates generate tgc_c definition | 2022-07-11 22:58:10 +02:00 |  | 
			
				
					|  | feaa49d367 | removes decoder again as there is some issue | 2022-06-20 00:39:11 +02:00 |  | 
			
				
					|  | f096b15dbd | factors decoder into separate component | 2022-06-19 13:17:31 +02:00 |  | 
			
				
					|  | 076b5a39ad | fix class naming | 2022-06-02 08:30:49 +02:00 |  | 
			
				
					|  | f40ab41899 | fix left-over from layout refactoring | 2022-06-02 08:30:02 +02:00 |  | 
			
				
					|  | 0703a0a845 | update tgc-mapper | 2022-05-30 07:45:32 +02:00 |  | 
			
				
					|  | 0c542d42aa | separate generated sources | 2022-05-21 12:48:28 +02:00 |  | 
			
				
					|  | 966d1616c5 | change source code to unified layout | 2022-05-21 11:55:24 +02:00 |  | 
			
				
					|  | 9d9008a3a2 | fix pointer mess | 2022-04-26 15:35:17 +02:00 |  | 
			
				
					|  | a92b84bef4 | add code word access for ISS plugins | 2022-04-25 14:18:19 +02:00 |  | 
			
				
					|  | c42e336509 | fix proper debug mode handling (#267 & #268) | 2021-11-07 17:48:44 +01:00 |  | 
			
				
					|  | 1616f0ac90 | remove deprecated functions | 2021-10-30 12:57:08 +02:00 |  | 
			
				
					|  | 23b9741adf | refine and fix TGC_C iss to becoem compliant | 2021-06-29 11:51:30 +02:00 |  | 
			
				
					|  | cf7b62a3f9 | update names | 2021-05-13 15:54:48 +02:00 |  | 
			
				
					|  | 40db74ce02 | remove tgf_b code generation | 2021-03-07 16:26:14 +00:00 |  | 
			
				
					|  | dae8acb8a3 | checkpoint before refactor | 2021-03-06 07:17:42 +00:00 |  | 
			
				
					|  | 9534d58d01 | regenerated sources and and add opcode enum to headers Conflicts:
	gen_input/CoreDSL-Instruction-Set-Description | 2021-03-01 06:26:33 +00:00 |  | 
			
				
					|  | 1668df0531 | regenerated sources and and add opcode enum to headers | 2021-02-23 08:29:31 +00:00 |  | 
			
				
					|  | 337f1634c0 | add mssing change | 2021-02-15 18:01:46 +00:00 |  | 
			
				
					|  | 34bb8e62ae | generate working ISS from CoreDSL 2.0 | 2021-02-06 14:47:06 +00:00 |  |