2018-11-08 13:31:28 +01:00
|
|
|
/*******************************************************************************
|
|
|
|
* Copyright (C) 2017, 2018 MINRES Technologies GmbH
|
|
|
|
* All rights reserved.
|
|
|
|
*
|
|
|
|
* Redistribution and use in source and binary forms, with or without
|
|
|
|
* modification, are permitted provided that the following conditions are met:
|
|
|
|
*
|
|
|
|
* 1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer.
|
|
|
|
*
|
|
|
|
* 2. Redistributions in binary form must reproduce the above copyright notice,
|
|
|
|
* this list of conditions and the following disclaimer in the documentation
|
|
|
|
* and/or other materials provided with the distribution.
|
|
|
|
*
|
|
|
|
* 3. Neither the name of the copyright holder nor the names of its contributors
|
|
|
|
* may be used to endorse or promote products derived from this software
|
|
|
|
* without specific prior written permission.
|
|
|
|
*
|
|
|
|
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
|
|
|
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
* POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
*
|
|
|
|
*******************************************************************************/
|
2017-09-21 13:13:01 +02:00
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
#include "sysc/core_complex.h"
|
2021-05-13 15:38:33 +02:00
|
|
|
#ifdef CORE_TGC_C
|
2021-05-14 13:29:39 +02:00
|
|
|
#include "iss/arch/riscv_hart_m_p.h"
|
2021-05-13 15:38:33 +02:00
|
|
|
#include "iss/arch/tgc_c.h"
|
|
|
|
using core_type = iss::arch::tgc_c;
|
2021-05-14 13:29:39 +02:00
|
|
|
using plat_type = iss::arch::riscv_hart_m_p<core_type>;
|
2021-05-13 15:38:33 +02:00
|
|
|
#endif
|
|
|
|
#ifdef CORE_TGC_D
|
2021-05-14 13:29:39 +02:00
|
|
|
#include "iss/arch/riscv_hart_mu_p.h"
|
2021-05-13 15:38:33 +02:00
|
|
|
#include "iss/arch/tgc_d.h"
|
|
|
|
using core_type = iss::arch::tgc_d;
|
2021-05-14 13:29:39 +02:00
|
|
|
using plat_type = iss::arch::riscv_hart_mu_p<core_type>;
|
2021-05-13 15:38:33 +02:00
|
|
|
#endif
|
2018-11-08 13:31:28 +01:00
|
|
|
#include "iss/debugger/encoderdecoder.h"
|
2017-10-09 22:52:19 +02:00
|
|
|
#include "iss/debugger/gdb_session.h"
|
2018-11-08 13:31:28 +01:00
|
|
|
#include "iss/debugger/server.h"
|
2017-10-09 22:52:19 +02:00
|
|
|
#include "iss/debugger/target_adapter_if.h"
|
2018-11-08 13:31:28 +01:00
|
|
|
#include "iss/iss.h"
|
|
|
|
#include "iss/vm_types.h"
|
|
|
|
#include "scc/report.h"
|
|
|
|
#include <iostream>
|
2020-09-04 15:37:21 +02:00
|
|
|
#include <sstream>
|
2017-10-09 22:52:19 +02:00
|
|
|
|
2017-10-22 19:29:37 +02:00
|
|
|
#ifdef WITH_SCV
|
2018-02-06 12:34:34 +01:00
|
|
|
#include <array>
|
2018-11-08 13:31:28 +01:00
|
|
|
#include <scv.h>
|
2017-10-22 19:29:37 +02:00
|
|
|
#endif
|
2017-09-21 13:13:01 +02:00
|
|
|
|
|
|
|
namespace sysc {
|
2021-03-22 12:57:40 +01:00
|
|
|
namespace tgfs {
|
2018-02-06 12:34:34 +01:00
|
|
|
using namespace std;
|
|
|
|
using namespace iss;
|
2018-11-08 13:31:28 +01:00
|
|
|
using namespace logging;
|
|
|
|
using namespace sc_core;
|
2018-02-06 12:34:34 +01:00
|
|
|
|
2017-10-09 22:52:19 +02:00
|
|
|
namespace {
|
|
|
|
iss::debugger::encoder_decoder encdec;
|
|
|
|
}
|
2018-02-06 12:34:34 +01:00
|
|
|
|
2020-01-10 09:37:48 +01:00
|
|
|
|
2017-10-22 19:29:37 +02:00
|
|
|
namespace {
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
std::array<const char, 4> lvl = {{'U', 'S', 'H', 'M'}};
|
2018-02-06 12:34:34 +01:00
|
|
|
|
|
|
|
std::array<const char*, 16> trap_str = { {
|
|
|
|
"Instruction address misaligned",
|
|
|
|
"Instruction access fault",
|
|
|
|
"Illegal instruction",
|
|
|
|
"Breakpoint",
|
|
|
|
"Load address misaligned",
|
|
|
|
"Load access fault",
|
|
|
|
"Store/AMO address misaligned",
|
|
|
|
"Store/AMO access fault",
|
|
|
|
"Environment call from U-mode",
|
|
|
|
"Environment call from S-mode",
|
|
|
|
"Reserved",
|
|
|
|
"Environment call from M-mode",
|
|
|
|
"Instruction page fault",
|
|
|
|
"Load page fault",
|
|
|
|
"Reserved",
|
|
|
|
"Store/AMO page fault"
|
|
|
|
} };
|
|
|
|
std::array<const char*, 12> irq_str = { {
|
|
|
|
"User software interrupt", "Supervisor software interrupt", "Reserved", "Machine software interrupt",
|
|
|
|
"User timer interrupt", "Supervisor timer interrupt", "Reserved", "Machine timer interrupt",
|
|
|
|
"User external interrupt", "Supervisor external interrupt", "Reserved", "Machine external interrupt" } };
|
2017-10-22 19:29:37 +02:00
|
|
|
}
|
|
|
|
|
2021-05-14 13:29:39 +02:00
|
|
|
class core_wrapper : public plat_type {
|
2017-10-04 10:31:11 +02:00
|
|
|
public:
|
2020-01-10 09:37:48 +01:00
|
|
|
using phys_addr_t = typename arch::traits<core_type>::phys_addr_t;
|
2017-10-04 10:31:11 +02:00
|
|
|
core_wrapper(core_complex *owner)
|
2020-09-04 15:37:21 +02:00
|
|
|
: owner(owner) { }
|
2017-10-22 19:29:37 +02:00
|
|
|
|
2021-03-06 08:17:42 +01:00
|
|
|
uint32_t get_mode() { return this->reg.PRIV; }
|
2017-10-22 19:29:37 +02:00
|
|
|
|
2020-04-17 19:23:43 +02:00
|
|
|
inline void set_interrupt_execution(bool v) { this->interrupt_sim = v?1:0; }
|
2018-07-13 20:04:07 +02:00
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
inline bool get_interrupt_execution() { return this->interrupt_sim; }
|
2018-07-13 20:04:07 +02:00
|
|
|
|
2021-05-14 13:29:39 +02:00
|
|
|
plat_type::hart_state<plat_type::reg_t> &get_state() { return this->state; }
|
2017-10-04 10:31:11 +02:00
|
|
|
|
2018-04-24 19:03:30 +02:00
|
|
|
void notify_phase(exec_phase p) override {
|
2018-11-08 13:31:28 +01:00
|
|
|
if (p == ISTART) owner->sync(this->reg.icount + cycle_offset);
|
2018-04-24 19:03:30 +02:00
|
|
|
}
|
2017-12-15 14:13:22 +01:00
|
|
|
|
2018-02-06 12:34:34 +01:00
|
|
|
sync_type needed_sync() const override { return PRE_SYNC; }
|
2017-10-04 10:31:11 +02:00
|
|
|
|
2017-10-22 19:29:37 +02:00
|
|
|
void disass_output(uint64_t pc, const std::string instr) override {
|
2018-11-08 13:31:28 +01:00
|
|
|
if (INFO <= Log<Output2FILE<disass>>::reporting_level() && Output2FILE<disass>::stream()) {
|
|
|
|
std::stringstream s;
|
2021-03-06 08:17:42 +01:00
|
|
|
s << "[p:" << lvl[this->reg.PRIV] << ";s:0x" << std::hex << std::setfill('0')
|
2018-11-08 13:31:28 +01:00
|
|
|
<< std::setw(sizeof(reg_t) * 2) << (reg_t)state.mstatus << std::dec << ";c:" << this->reg.icount << "]";
|
|
|
|
Log<Output2FILE<disass>>().get(INFO, "disass")
|
|
|
|
<< "0x" << std::setw(16) << std::right << std::setfill('0') << std::hex << pc << "\t\t" << std::setw(40)
|
|
|
|
<< std::setfill(' ') << std::left << instr << s.str();
|
|
|
|
}
|
|
|
|
owner->disass_output(pc, instr);
|
2017-10-22 19:29:37 +02:00
|
|
|
};
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data) override {
|
|
|
|
if (addr.access && access_type::DEBUG)
|
|
|
|
return owner->read_mem_dbg(addr.val, length, data) ? Ok : Err;
|
|
|
|
else {
|
|
|
|
return owner->read_mem(addr.val, length, data, addr.access && access_type::FETCH) ? Ok : Err;
|
|
|
|
}
|
2017-10-04 10:31:11 +02:00
|
|
|
}
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data) override {
|
|
|
|
if (addr.access && access_type::DEBUG)
|
|
|
|
return owner->write_mem_dbg(addr.val, length, data) ? Ok : Err;
|
|
|
|
else {
|
|
|
|
auto res = owner->write_mem(addr.val, length, data) ? Ok : Err;
|
|
|
|
// clear MTIP on mtimecmp write
|
|
|
|
if (addr.val == 0x2004000) {
|
|
|
|
reg_t val;
|
|
|
|
this->read_csr(arch::mip, val);
|
|
|
|
if (val & (1ULL << 7)) this->write_csr(arch::mip, val & ~(1ULL << 7));
|
|
|
|
}
|
|
|
|
return res;
|
|
|
|
}
|
2017-10-04 10:31:11 +02:00
|
|
|
}
|
|
|
|
|
2019-06-28 20:58:02 +02:00
|
|
|
status read_csr(unsigned addr, reg_t &val) override {
|
|
|
|
if((addr==arch::time || addr==arch::timeh) && owner->mtime_o.get_interface(0)){
|
|
|
|
uint64_t time_val;
|
|
|
|
bool ret = owner->mtime_o->nb_peek(time_val);
|
|
|
|
if (addr == iss::arch::time) {
|
|
|
|
val = static_cast<reg_t>(time_val);
|
|
|
|
} else if (addr == iss::arch::timeh) {
|
|
|
|
if (sizeof(reg_t) != 4) return iss::Err;
|
|
|
|
val = static_cast<reg_t>(time_val >> 32);
|
|
|
|
}
|
|
|
|
return ret?Ok:Err;
|
|
|
|
} else {
|
2021-05-14 13:29:39 +02:00
|
|
|
return plat_type::read_csr(addr, val);
|
2019-06-28 20:58:02 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
void wait_until(uint64_t flags) override {
|
2020-06-18 07:38:56 +02:00
|
|
|
SCCDEBUG(owner->name()) << "Sleeping until interrupt";
|
2018-11-08 13:31:28 +01:00
|
|
|
do {
|
|
|
|
wait(wfi_evt);
|
|
|
|
} while (this->reg.pending_trap == 0);
|
2021-05-14 13:29:39 +02:00
|
|
|
plat_type::wait_until(flags);
|
2017-11-10 22:40:24 +01:00
|
|
|
}
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
void local_irq(short id, bool value) {
|
2021-05-14 13:29:39 +02:00
|
|
|
plat_type::reg_t mask = 0;
|
2018-11-08 13:31:28 +01:00
|
|
|
switch (id) {
|
|
|
|
case 16: // SW
|
|
|
|
mask = 1 << 3;
|
|
|
|
break;
|
|
|
|
case 17: // timer
|
|
|
|
mask = 1 << 7;
|
|
|
|
break;
|
|
|
|
case 18: // external
|
|
|
|
mask = 1 << 11;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
/* do nothing*/
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (value) {
|
|
|
|
this->csr[arch::mip] |= mask;
|
|
|
|
wfi_evt.notify();
|
|
|
|
} else
|
|
|
|
this->csr[arch::mip] &= ~mask;
|
|
|
|
this->check_interrupt();
|
2021-04-07 17:42:08 +02:00
|
|
|
if(value)
|
|
|
|
SCCTRACE(owner->name()) << "Triggering interrupt " << id << " Pending trap: " << this->reg.pending_trap;
|
2017-11-10 22:40:24 +01:00
|
|
|
}
|
2018-11-08 13:31:28 +01:00
|
|
|
|
2017-10-04 10:31:11 +02:00
|
|
|
private:
|
|
|
|
core_complex *const owner;
|
2017-11-10 22:40:24 +01:00
|
|
|
sc_event wfi_evt;
|
2017-10-04 10:31:11 +02:00
|
|
|
};
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
int cmd_sysc(int argc, char *argv[], debugger::out_func of, debugger::data_func df,
|
|
|
|
debugger::target_adapter_if *tgt_adapter) {
|
|
|
|
if (argc > 1) {
|
|
|
|
if (strcasecmp(argv[1], "print_time") == 0) {
|
|
|
|
std::string t = sc_time_stamp().to_string();
|
2017-10-09 22:52:19 +02:00
|
|
|
of(t.c_str());
|
2018-11-08 13:31:28 +01:00
|
|
|
std::array<char, 64> buf;
|
|
|
|
encdec.enc_string(t.c_str(), buf.data(), 63);
|
|
|
|
df(buf.data());
|
2018-02-06 12:34:34 +01:00
|
|
|
return Ok;
|
2018-11-08 13:31:28 +01:00
|
|
|
} else if (strcasecmp(argv[1], "break") == 0) {
|
|
|
|
sc_time t;
|
|
|
|
if (argc == 4) {
|
|
|
|
t = scc::parse_from_string(argv[2], argv[3]);
|
|
|
|
} else if (argc == 3) {
|
|
|
|
t = scc::parse_from_string(argv[2]);
|
2017-10-09 22:52:19 +02:00
|
|
|
} else
|
2018-02-06 12:34:34 +01:00
|
|
|
return Err;
|
2017-10-09 22:52:19 +02:00
|
|
|
// no check needed as it is only called if debug server is active
|
2018-11-08 13:31:28 +01:00
|
|
|
tgt_adapter->add_break_condition([t]() -> unsigned {
|
2020-06-18 07:38:56 +02:00
|
|
|
SCCTRACE() << "Checking condition at " << sc_time_stamp();
|
2018-11-08 13:31:28 +01:00
|
|
|
return sc_time_stamp() >= t ? std::numeric_limits<unsigned>::max() : 0;
|
2017-10-09 22:52:19 +02:00
|
|
|
});
|
2018-02-06 12:34:34 +01:00
|
|
|
return Ok;
|
2017-10-09 22:52:19 +02:00
|
|
|
}
|
2018-02-06 12:34:34 +01:00
|
|
|
return Err;
|
2017-10-09 22:52:19 +02:00
|
|
|
}
|
2018-02-06 12:34:34 +01:00
|
|
|
return Err;
|
2017-10-09 22:52:19 +02:00
|
|
|
}
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
core_complex::core_complex(sc_module_name name)
|
|
|
|
: sc_module(name)
|
2017-10-04 10:31:11 +02:00
|
|
|
, read_lut(tlm_dmi_ext())
|
2017-10-09 22:52:19 +02:00
|
|
|
, write_lut(tlm_dmi_ext())
|
2017-10-22 19:29:37 +02:00
|
|
|
, tgt_adapter(nullptr)
|
|
|
|
#ifdef WITH_SCV
|
|
|
|
, m_db(scv_tr_db::get_default_db())
|
|
|
|
, stream_handle(nullptr)
|
|
|
|
, instr_tr_handle(nullptr)
|
|
|
|
, fetch_tr_handle(nullptr)
|
|
|
|
#endif
|
|
|
|
{
|
2020-01-10 09:37:48 +01:00
|
|
|
SC_HAS_PROCESS(core_complex);// NOLINT
|
2017-10-04 10:31:11 +02:00
|
|
|
initiator.register_invalidate_direct_mem_ptr([=](uint64_t start, uint64_t end) -> void {
|
|
|
|
auto lut_entry = read_lut.getEntry(start);
|
|
|
|
if (lut_entry.get_granted_access() != tlm::tlm_dmi::DMI_ACCESS_NONE && end <= lut_entry.get_end_address() + 1) {
|
|
|
|
read_lut.removeEntry(lut_entry);
|
|
|
|
}
|
|
|
|
lut_entry = write_lut.getEntry(start);
|
|
|
|
if (lut_entry.get_granted_access() != tlm::tlm_dmi::DMI_ACCESS_NONE && end <= lut_entry.get_end_address() + 1) {
|
|
|
|
write_lut.removeEntry(lut_entry);
|
|
|
|
}
|
|
|
|
});
|
|
|
|
|
|
|
|
SC_THREAD(run);
|
|
|
|
SC_METHOD(clk_cb);
|
|
|
|
sensitive << clk_i;
|
2018-07-13 20:04:07 +02:00
|
|
|
SC_METHOD(rst_cb);
|
|
|
|
sensitive << rst_i;
|
2017-11-10 22:40:24 +01:00
|
|
|
SC_METHOD(sw_irq_cb);
|
2018-11-08 13:31:28 +01:00
|
|
|
sensitive << sw_irq_i;
|
2017-11-10 22:40:24 +01:00
|
|
|
SC_METHOD(timer_irq_cb);
|
2018-11-08 13:31:28 +01:00
|
|
|
sensitive << timer_irq_i;
|
2017-11-10 22:40:24 +01:00
|
|
|
SC_METHOD(global_irq_cb);
|
2018-11-08 13:31:28 +01:00
|
|
|
sensitive << global_irq_i;
|
2017-10-04 10:31:11 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
core_complex::~core_complex() = default;
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
void core_complex::trace(sc_trace_file *trf) const {}
|
2017-10-04 10:31:11 +02:00
|
|
|
|
2020-06-18 09:58:43 +02:00
|
|
|
using vm_ptr= std::unique_ptr<iss::vm_if>;
|
|
|
|
vm_ptr create_cpu(core_wrapper* cpu, std::string const& backend, unsigned gdb_port){
|
|
|
|
if(backend == "interp")
|
|
|
|
return vm_ptr{iss::interp::create<core_type>(cpu, gdb_port)};
|
|
|
|
#ifdef WITH_LLVM
|
|
|
|
if(backend == "llvm")
|
|
|
|
return vm_ptr{iss::llvm::create(lcpu, gdb_port)};
|
|
|
|
#endif
|
2021-03-12 11:16:24 +01:00
|
|
|
#ifdef WITH_TCC
|
2020-06-18 09:58:43 +02:00
|
|
|
if(backend == "tcc")
|
|
|
|
return vm_ptr{iss::tcc::create<core_type>(cpu, gdb_port)};
|
2021-03-12 11:16:24 +01:00
|
|
|
#endif
|
2020-06-18 09:58:43 +02:00
|
|
|
return {nullptr};
|
|
|
|
}
|
|
|
|
|
2017-10-04 10:31:11 +02:00
|
|
|
void core_complex::before_end_of_elaboration() {
|
2020-08-24 15:01:54 +02:00
|
|
|
SCCDEBUG(SCMOD)<<"instantiating iss::arch::tgf with "<<backend.get_value()<<" backend";
|
2019-07-16 15:52:34 +02:00
|
|
|
cpu = scc::make_unique<core_wrapper>(this);
|
2020-09-04 15:37:21 +02:00
|
|
|
cpu->set_mhartid(mhartid.get_value());
|
|
|
|
|
2020-06-18 09:58:43 +02:00
|
|
|
vm = create_cpu(cpu.get(), backend.get_value(), gdb_server_port.get_value());
|
2021-03-22 23:47:30 +01:00
|
|
|
sc_assert(vm!=nullptr);
|
2018-07-23 22:15:38 +02:00
|
|
|
#ifdef WITH_SCV
|
2018-11-08 13:31:28 +01:00
|
|
|
vm->setDisassEnabled(enable_disass.get_value() || m_db != nullptr);
|
2018-07-23 22:15:38 +02:00
|
|
|
#else
|
2018-03-27 19:49:11 +02:00
|
|
|
vm->setDisassEnabled(enable_disass.get_value());
|
2018-07-23 22:15:38 +02:00
|
|
|
#endif
|
2018-11-08 13:31:28 +01:00
|
|
|
auto *srv = debugger::server<debugger::gdb_session>::get();
|
|
|
|
if (srv) tgt_adapter = srv->get_target();
|
|
|
|
if (tgt_adapter)
|
|
|
|
tgt_adapter->add_custom_command(
|
|
|
|
{"sysc", [this](int argc, char *argv[], debugger::out_func of,
|
|
|
|
debugger::data_func df) -> int { return cmd_sysc(argc, argv, of, df, tgt_adapter); },
|
|
|
|
"SystemC sub-commands: break <time>, print_time"});
|
2017-10-04 10:31:11 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void core_complex::start_of_simulation() {
|
|
|
|
quantum_keeper.reset();
|
2018-11-08 13:31:28 +01:00
|
|
|
if (elf_file.get_value().size() > 0) {
|
|
|
|
istringstream is(elf_file.get_value());
|
|
|
|
string s;
|
|
|
|
while (getline(is, s, ',')) {
|
|
|
|
std::pair<uint64_t, bool> start_addr = cpu->load_file(s);
|
|
|
|
if (reset_address.is_default_value() && start_addr.second == true)
|
|
|
|
reset_address.set_value(start_addr.first);
|
|
|
|
}
|
2018-03-27 19:49:11 +02:00
|
|
|
}
|
2017-10-22 19:29:37 +02:00
|
|
|
#ifdef WITH_SCV
|
2018-11-08 13:31:28 +01:00
|
|
|
if (m_db != nullptr && stream_handle == nullptr) {
|
|
|
|
string basename(this->name());
|
|
|
|
stream_handle = new scv_tr_stream((basename + ".instr").c_str(), "TRANSACTOR", m_db);
|
|
|
|
instr_tr_handle = new scv_tr_generator<>("execute", *stream_handle);
|
|
|
|
fetch_tr_handle = new scv_tr_generator<uint64_t>("fetch", *stream_handle);
|
|
|
|
}
|
2017-10-22 19:29:37 +02:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
void core_complex::disass_output(uint64_t pc, const std::string instr_str) {
|
|
|
|
#ifdef WITH_SCV
|
2018-11-08 13:31:28 +01:00
|
|
|
if (m_db == nullptr) return;
|
|
|
|
if (tr_handle.is_active()) tr_handle.end_transaction();
|
2017-10-22 19:29:37 +02:00
|
|
|
tr_handle = instr_tr_handle->begin_transaction();
|
|
|
|
tr_handle.record_attribute("PC", pc);
|
|
|
|
tr_handle.record_attribute("INSTR", instr_str);
|
|
|
|
tr_handle.record_attribute("MODE", lvl[cpu->get_mode()]);
|
2021-03-01 07:49:22 +01:00
|
|
|
tr_handle.record_attribute("MSTATUS", cpu->get_state().mstatus.backing.val);
|
2018-11-08 13:31:28 +01:00
|
|
|
tr_handle.record_attribute("LTIME_START", quantum_keeper.get_current_time().value() / 1000);
|
2017-10-22 19:29:37 +02:00
|
|
|
#endif
|
2017-10-04 10:31:11 +02:00
|
|
|
}
|
|
|
|
|
2017-11-10 22:40:24 +01:00
|
|
|
void core_complex::clk_cb() {
|
2018-11-08 13:31:28 +01:00
|
|
|
curr_clk = clk_i.read();
|
|
|
|
if (curr_clk == SC_ZERO_TIME) cpu->set_interrupt_execution(true);
|
2018-07-13 20:04:07 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
void core_complex::rst_cb() {
|
2018-11-08 13:31:28 +01:00
|
|
|
if (rst_i.read()) cpu->set_interrupt_execution(true);
|
2017-11-10 22:40:24 +01:00
|
|
|
}
|
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
void core_complex::sw_irq_cb() { cpu->local_irq(16, sw_irq_i.read()); }
|
2017-11-10 22:40:24 +01:00
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
void core_complex::timer_irq_cb() { cpu->local_irq(17, timer_irq_i.read()); }
|
2017-11-10 22:40:24 +01:00
|
|
|
|
2018-11-08 13:31:28 +01:00
|
|
|
void core_complex::global_irq_cb() { cpu->local_irq(18, global_irq_i.read()); }
|
2017-10-04 10:31:11 +02:00
|
|
|
|
|
|
|
void core_complex::run() {
|
2018-07-13 20:04:07 +02:00
|
|
|
wait(SC_ZERO_TIME); // separate from elaboration phase
|
2018-11-08 13:31:28 +01:00
|
|
|
do {
|
|
|
|
if (rst_i.read()) {
|
2018-07-13 20:04:07 +02:00
|
|
|
cpu->reset(reset_address.get_value());
|
|
|
|
wait(rst_i.negedge_event());
|
|
|
|
}
|
2018-11-08 13:31:28 +01:00
|
|
|
while (clk_i.read() == SC_ZERO_TIME) {
|
2018-07-13 20:04:07 +02:00
|
|
|
wait(clk_i.value_changed_event());
|
|
|
|
}
|
|
|
|
cpu->set_interrupt_execution(false);
|
|
|
|
vm->start();
|
2018-11-08 13:31:28 +01:00
|
|
|
} while (cpu->get_interrupt_execution());
|
2018-07-13 20:04:07 +02:00
|
|
|
sc_stop();
|
2017-10-04 10:31:11 +02:00
|
|
|
}
|
|
|
|
|
2017-10-22 19:29:37 +02:00
|
|
|
bool core_complex::read_mem(uint64_t addr, unsigned length, uint8_t *const data, bool is_fetch) {
|
2017-10-04 10:31:11 +02:00
|
|
|
auto lut_entry = read_lut.getEntry(addr);
|
|
|
|
if (lut_entry.get_granted_access() != tlm::tlm_dmi::DMI_ACCESS_NONE &&
|
|
|
|
addr + length <= lut_entry.get_end_address() + 1) {
|
|
|
|
auto offset = addr - lut_entry.get_start_address();
|
|
|
|
std::copy(lut_entry.get_dmi_ptr() + offset, lut_entry.get_dmi_ptr() + offset + length, data);
|
|
|
|
quantum_keeper.inc(lut_entry.get_read_latency());
|
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
tlm::tlm_generic_payload gp;
|
|
|
|
gp.set_command(tlm::TLM_READ_COMMAND);
|
|
|
|
gp.set_address(addr);
|
|
|
|
gp.set_data_ptr(data);
|
|
|
|
gp.set_data_length(length);
|
2017-11-10 22:40:24 +01:00
|
|
|
gp.set_streaming_width(length);
|
2021-05-13 16:01:04 +02:00
|
|
|
sc_time delay=quantum_keeper.get_local_time();
|
2017-10-22 19:29:37 +02:00
|
|
|
#ifdef WITH_SCV
|
2018-11-08 13:31:28 +01:00
|
|
|
if (m_db != nullptr && tr_handle.is_valid()) {
|
|
|
|
if (is_fetch && tr_handle.is_active()) {
|
2017-11-27 00:15:20 +01:00
|
|
|
tr_handle.end_transaction();
|
|
|
|
}
|
2021-04-07 18:56:46 +02:00
|
|
|
auto preExt = new tlm::scc::scv::tlm_recording_extension(tr_handle, this);
|
2017-10-22 19:29:37 +02:00
|
|
|
gp.set_extension(preExt);
|
|
|
|
}
|
|
|
|
#endif
|
2017-10-04 10:31:11 +02:00
|
|
|
initiator->b_transport(gp, delay);
|
2020-06-18 07:38:56 +02:00
|
|
|
SCCTRACE(this->name()) << "read_mem(0x" << std::hex << addr << ") : " << data;
|
2017-10-04 10:31:11 +02:00
|
|
|
if (gp.get_response_status() != tlm::TLM_OK_RESPONSE) {
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
if (gp.is_dmi_allowed()) {
|
|
|
|
gp.set_command(tlm::TLM_READ_COMMAND);
|
|
|
|
gp.set_address(addr);
|
|
|
|
tlm_dmi_ext dmi_data;
|
|
|
|
if (initiator->get_direct_mem_ptr(gp, dmi_data)) {
|
|
|
|
if (dmi_data.is_read_allowed())
|
|
|
|
read_lut.addEntry(dmi_data, dmi_data.get_start_address(),
|
|
|
|
dmi_data.get_end_address() - dmi_data.get_start_address() + 1);
|
|
|
|
if (dmi_data.is_write_allowed())
|
|
|
|
write_lut.addEntry(dmi_data, dmi_data.get_start_address(),
|
|
|
|
dmi_data.get_end_address() - dmi_data.get_start_address() + 1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
bool core_complex::write_mem(uint64_t addr, unsigned length, const uint8_t *const data) {
|
|
|
|
auto lut_entry = write_lut.getEntry(addr);
|
|
|
|
if (lut_entry.get_granted_access() != tlm::tlm_dmi::DMI_ACCESS_NONE &&
|
|
|
|
addr + length <= lut_entry.get_end_address() + 1) {
|
|
|
|
auto offset = addr - lut_entry.get_start_address();
|
|
|
|
std::copy(data, data + length, lut_entry.get_dmi_ptr() + offset);
|
|
|
|
quantum_keeper.inc(lut_entry.get_read_latency());
|
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
write_buf.resize(length);
|
|
|
|
std::copy(data, data + length, write_buf.begin()); // need to copy as TLM does not guarantee data integrity
|
|
|
|
tlm::tlm_generic_payload gp;
|
|
|
|
gp.set_command(tlm::TLM_WRITE_COMMAND);
|
|
|
|
gp.set_address(addr);
|
|
|
|
gp.set_data_ptr(write_buf.data());
|
|
|
|
gp.set_data_length(length);
|
2017-11-10 22:40:24 +01:00
|
|
|
gp.set_streaming_width(length);
|
2021-05-13 16:01:04 +02:00
|
|
|
sc_time delay=quantum_keeper.get_local_time();
|
2017-11-27 00:15:20 +01:00
|
|
|
#ifdef WITH_SCV
|
2018-11-08 13:31:28 +01:00
|
|
|
if (m_db != nullptr && tr_handle.is_valid()) {
|
2021-04-07 18:56:46 +02:00
|
|
|
auto preExt = new tlm::scc::scv::tlm_recording_extension(tr_handle, this);
|
2017-11-27 00:15:20 +01:00
|
|
|
gp.set_extension(preExt);
|
|
|
|
}
|
|
|
|
#endif
|
2017-10-04 10:31:11 +02:00
|
|
|
initiator->b_transport(gp, delay);
|
|
|
|
quantum_keeper.set(delay);
|
2020-06-18 07:38:56 +02:00
|
|
|
SCCTRACE() << "write_mem(0x" << std::hex << addr << ") : " << data;
|
2017-10-04 10:31:11 +02:00
|
|
|
if (gp.get_response_status() != tlm::TLM_OK_RESPONSE) {
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
if (gp.is_dmi_allowed()) {
|
|
|
|
gp.set_command(tlm::TLM_READ_COMMAND);
|
|
|
|
gp.set_address(addr);
|
|
|
|
tlm_dmi_ext dmi_data;
|
|
|
|
if (initiator->get_direct_mem_ptr(gp, dmi_data)) {
|
|
|
|
if (dmi_data.is_read_allowed())
|
|
|
|
read_lut.addEntry(dmi_data, dmi_data.get_start_address(),
|
|
|
|
dmi_data.get_end_address() - dmi_data.get_start_address() + 1);
|
|
|
|
if (dmi_data.is_write_allowed())
|
|
|
|
write_lut.addEntry(dmi_data, dmi_data.get_start_address(),
|
|
|
|
dmi_data.get_end_address() - dmi_data.get_start_address() + 1);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
bool core_complex::read_mem_dbg(uint64_t addr, unsigned length, uint8_t *const data) {
|
|
|
|
auto lut_entry = read_lut.getEntry(addr);
|
|
|
|
if (lut_entry.get_granted_access() != tlm::tlm_dmi::DMI_ACCESS_NONE &&
|
|
|
|
addr + length <= lut_entry.get_end_address() + 1) {
|
|
|
|
auto offset = addr - lut_entry.get_start_address();
|
|
|
|
std::copy(lut_entry.get_dmi_ptr() + offset, lut_entry.get_dmi_ptr() + offset + length, data);
|
|
|
|
quantum_keeper.inc(lut_entry.get_read_latency());
|
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
tlm::tlm_generic_payload gp;
|
|
|
|
gp.set_command(tlm::TLM_READ_COMMAND);
|
|
|
|
gp.set_address(addr);
|
|
|
|
gp.set_data_ptr(data);
|
|
|
|
gp.set_data_length(length);
|
|
|
|
gp.set_streaming_width(length);
|
|
|
|
return initiator->transport_dbg(gp) == length;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
bool core_complex::write_mem_dbg(uint64_t addr, unsigned length, const uint8_t *const data) {
|
|
|
|
auto lut_entry = write_lut.getEntry(addr);
|
|
|
|
if (lut_entry.get_granted_access() != tlm::tlm_dmi::DMI_ACCESS_NONE &&
|
|
|
|
addr + length <= lut_entry.get_end_address() + 1) {
|
|
|
|
auto offset = addr - lut_entry.get_start_address();
|
|
|
|
std::copy(data, data + length, lut_entry.get_dmi_ptr() + offset);
|
|
|
|
quantum_keeper.inc(lut_entry.get_read_latency());
|
|
|
|
return true;
|
|
|
|
} else {
|
|
|
|
write_buf.resize(length);
|
|
|
|
std::copy(data, data + length, write_buf.begin()); // need to copy as TLM does not guarantee data integrity
|
|
|
|
tlm::tlm_generic_payload gp;
|
|
|
|
gp.set_command(tlm::TLM_WRITE_COMMAND);
|
|
|
|
gp.set_address(addr);
|
|
|
|
gp.set_data_ptr(write_buf.data());
|
|
|
|
gp.set_data_length(length);
|
|
|
|
gp.set_streaming_width(length);
|
|
|
|
return initiator->transport_dbg(gp) == length;
|
|
|
|
}
|
2017-09-21 13:13:01 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
} /* namespace SiFive */
|
|
|
|
} /* namespace sysc */
|