Compare commits
	
		
			51 Commits
		
	
	
		
			Trace_enha
			...
			febbc4fff0
		
	
	| Author | SHA1 | Date | |
|---|---|---|---|
| febbc4fff0 | |||
| 39b2788b7e | |||
| a943dd3bdf | |||
| fedbff5971 | |||
| c2758e8321 | |||
| 8be5fe71df | |||
| 3f7ce41b9d | |||
| ad1cbedf00 | |||
| 83f54b5074 | |||
| a83928fd8c | |||
| ec55efd322 | |||
| 8c3709f92a | |||
| 207dbf1071 | |||
| 62c118e501 | |||
| 65dca13b42 | |||
| 3187cbdfe2 | |||
| 8c701d55c1 | |||
| f585489ff5 | |||
| 7113683ee0 | |||
| 1a0fc4bd5d | |||
| 40d1966e9a | |||
| a977200284 | |||
| b20fd3eba5 | |||
| b20daa1ac2 | |||
| b1a18459e7 | |||
| 6ba7c82f80 | |||
| ad7bb28b4c | |||
| fa7eda0889 | |||
| 00e02bf565 | |||
| 1ad66a71d8 | |||
| e60fa3d5e6 | |||
| 8407f6287f | |||
| 0833198d34 | |||
| 57347ae4d9 | |||
| 4876f18ba9 | |||
| a53ee42e13 | |||
| 12ccfc055a | |||
| feaa49d367 | |||
| 18f33b4a68 | |||
| f096b15dbd | |||
| cb5375258a | |||
| 076b5a39ad | |||
| f40ab41899 | |||
| e8fd5143bc | |||
| 31fb51de95 | |||
| 5d481eb79d | |||
| 1c90fe765d | |||
| 52ed8b81a6 | |||
| 0703a0a845 | |||
| 0c542d42aa | |||
| 966d1616c5 | 
							
								
								
									
										1
									
								
								.gitignore
									
									
									
									
										vendored
									
									
								
							
							
						
						
									
										1
									
								
								.gitignore
									
									
									
									
										vendored
									
									
								
							@@ -30,6 +30,5 @@ language.settings.xml
 | 
				
			|||||||
/.gdbinit
 | 
					/.gdbinit
 | 
				
			||||||
/*.out
 | 
					/*.out
 | 
				
			||||||
/dump.json
 | 
					/dump.json
 | 
				
			||||||
/src-gen/
 | 
					 | 
				
			||||||
/*.yaml
 | 
					/*.yaml
 | 
				
			||||||
/*.json
 | 
					/*.json
 | 
				
			||||||
 
 | 
				
			|||||||
@@ -8,6 +8,7 @@ include(GNUInstallDirs)
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
find_package(elfio QUIET)
 | 
					find_package(elfio QUIET)
 | 
				
			||||||
find_package(Boost COMPONENTS coroutine)
 | 
					find_package(Boost COMPONENTS coroutine)
 | 
				
			||||||
 | 
					find_package(jsoncpp)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
if(WITH_LLVM)
 | 
					if(WITH_LLVM)
 | 
				
			||||||
    if(DEFINED ENV{LLVM_HOME})
 | 
					    if(DEFINED ENV{LLVM_HOME})
 | 
				
			||||||
@@ -29,32 +30,34 @@ endif()
 | 
				
			|||||||
add_subdirectory(softfloat)
 | 
					add_subdirectory(softfloat)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
# library files
 | 
					# library files
 | 
				
			||||||
FILE(GLOB TGC_SOURCES    ${CMAKE_CURRENT_SOURCE_DIR}/src/iss/*.cpp) 
 | 
					FILE(GLOB GEN_SOURCES
 | 
				
			||||||
FILE(GLOB TGC_VM_SOURCES ${CMAKE_CURRENT_SOURCE_DIR}/src/vm/interp/vm_*.cpp)
 | 
					    ${CMAKE_CURRENT_SOURCE_DIR}/src-gen/iss/arch/*.cpp
 | 
				
			||||||
 | 
						${CMAKE_CURRENT_SOURCE_DIR}/src-gen/vm/interp/vm_*.cpp
 | 
				
			||||||
 | 
					)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
set(LIB_SOURCES 
 | 
					set(LIB_SOURCES 
 | 
				
			||||||
 | 
					    src/iss/plugin/instruction_count.cpp
 | 
				
			||||||
 | 
						src/iss/arch/tgc_c.cpp
 | 
				
			||||||
 | 
						src/vm/interp/vm_tgc_c.cpp
 | 
				
			||||||
	src/vm/fp_functions.cpp
 | 
						src/vm/fp_functions.cpp
 | 
				
			||||||
    src/plugin/instruction_count.cpp
 | 
					    ${GEN_SOURCES}
 | 
				
			||||||
    
 | 
					 | 
				
			||||||
    ${TGC_SOURCES}
 | 
					 | 
				
			||||||
    ${TGC_VM_SOURCES}
 | 
					 | 
				
			||||||
)
 | 
					)
 | 
				
			||||||
if(TARGET RapidJSON)
 | 
					if(TARGET RapidJSON OR TARGET RapidJSON::RapidJSON)
 | 
				
			||||||
    list(APPEND LIB_SOURCES src/plugin/cycle_estimate.cpp src/plugin/pctrace.cpp)
 | 
					    list(APPEND LIB_SOURCES src/iss/plugin/cycle_estimate.cpp src/iss/plugin/pctrace.cpp)
 | 
				
			||||||
endif()
 | 
					endif()
 | 
				
			||||||
 | 
					
 | 
				
			||||||
if(WITH_LLVM)
 | 
					if(WITH_LLVM)
 | 
				
			||||||
	FILE(GLOB TGC_LLVM_SOURCES
 | 
						FILE(GLOB LLVM_GEN_SOURCES
 | 
				
			||||||
	    ${CMAKE_CURRENT_SOURCE_DIR}/src/vm/llvm/vm_*.cpp
 | 
						    ${CMAKE_CURRENT_SOURCE_DIR}/src-gen/vm/llvm/vm_*.cpp
 | 
				
			||||||
	)
 | 
						)
 | 
				
			||||||
	list(APPEND LIB_SOURCES ${TGC_LLVM_SOURCES})
 | 
						list(APPEND LIB_SOURCES ${LLVM_GEN_SOURCES})
 | 
				
			||||||
endif()
 | 
					endif()
 | 
				
			||||||
 | 
					
 | 
				
			||||||
if(WITH_TCC)
 | 
					if(WITH_TCC)
 | 
				
			||||||
	FILE(GLOB TGC_TCC_SOURCES
 | 
						FILE(GLOB TCC_GEN_SOURCES
 | 
				
			||||||
	    ${CMAKE_CURRENT_SOURCE_DIR}/src/vm/tcc/vm_*.cpp
 | 
						    ${CMAKE_CURRENT_SOURCE_DIR}/src/vm/tcc/vm_*.cpp
 | 
				
			||||||
	)
 | 
						)
 | 
				
			||||||
	list(APPEND LIB_SOURCES ${TGC_TCC_SOURCES})
 | 
						list(APPEND LIB_SOURCES ${TCC_GEN_SOURCES})
 | 
				
			||||||
endif()
 | 
					endif()
 | 
				
			||||||
 | 
					
 | 
				
			||||||
# Define the library
 | 
					# Define the library
 | 
				
			||||||
@@ -69,16 +72,20 @@ if("${CMAKE_CXX_COMPILER_ID}" STREQUAL "GNU")
 | 
				
			|||||||
elseif("${CMAKE_CXX_COMPILER_ID}" STREQUAL "MSVC")
 | 
					elseif("${CMAKE_CXX_COMPILER_ID}" STREQUAL "MSVC")
 | 
				
			||||||
    target_compile_options(${PROJECT_NAME} PRIVATE /wd4293)
 | 
					    target_compile_options(${PROJECT_NAME} PRIVATE /wd4293)
 | 
				
			||||||
endif()
 | 
					endif()
 | 
				
			||||||
target_include_directories(${PROJECT_NAME} PUBLIC incl)
 | 
					target_include_directories(${PROJECT_NAME} PUBLIC src)
 | 
				
			||||||
target_link_libraries(${PROJECT_NAME} PUBLIC softfloat scc-util jsoncpp Boost::coroutine)
 | 
					target_include_directories(${PROJECT_NAME} PUBLIC src-gen)
 | 
				
			||||||
if("${CMAKE_CXX_COMPILER_ID}" STREQUAL "GNU")
 | 
					target_link_libraries(${PROJECT_NAME} PUBLIC softfloat scc-util Boost::coroutine)
 | 
				
			||||||
 | 
					if(TARGET jsoncpp::jsoncpp)
 | 
				
			||||||
 | 
						target_link_libraries(${PROJECT_NAME} PUBLIC jsoncpp::jsoncpp)
 | 
				
			||||||
 | 
					else()
 | 
				
			||||||
 | 
						target_link_libraries(${PROJECT_NAME} PUBLIC jsoncpp)
 | 
				
			||||||
 | 
					endif()
 | 
				
			||||||
 | 
					if("${CMAKE_CXX_COMPILER_ID}" STREQUAL "GNU" AND BUILD_SHARED_LIBS)
 | 
				
			||||||
    target_link_libraries(${PROJECT_NAME} PUBLIC -Wl,--whole-archive dbt-rise-core -Wl,--no-whole-archive)
 | 
					    target_link_libraries(${PROJECT_NAME} PUBLIC -Wl,--whole-archive dbt-rise-core -Wl,--no-whole-archive)
 | 
				
			||||||
else()
 | 
					else()
 | 
				
			||||||
    target_link_libraries(${PROJECT_NAME} PUBLIC dbt-rise-core)
 | 
					    target_link_libraries(${PROJECT_NAME} PUBLIC dbt-rise-core)
 | 
				
			||||||
endif()
 | 
					endif()
 | 
				
			||||||
if(TARGET CONAN_PKG::elfio)
 | 
					if(TARGET elfio::elfio)
 | 
				
			||||||
    target_link_libraries(${PROJECT_NAME} PUBLIC CONAN_PKG::elfio)
 | 
					 | 
				
			||||||
elseif(TARGET elfio::elfio)
 | 
					 | 
				
			||||||
    target_link_libraries(${PROJECT_NAME} PUBLIC elfio::elfio)
 | 
					    target_link_libraries(${PROJECT_NAME} PUBLIC elfio::elfio)
 | 
				
			||||||
else()
 | 
					else()
 | 
				
			||||||
    message(FATAL_ERROR "No elfio library found, maybe a find_package() call is missing")
 | 
					    message(FATAL_ERROR "No elfio library found, maybe a find_package() call is missing")
 | 
				
			||||||
@@ -87,7 +94,9 @@ if(TARGET lz4::lz4)
 | 
				
			|||||||
    target_compile_definitions(${PROJECT_NAME} PUBLIC WITH_LZ4)
 | 
					    target_compile_definitions(${PROJECT_NAME} PUBLIC WITH_LZ4)
 | 
				
			||||||
    target_link_libraries(${PROJECT_NAME} PUBLIC lz4::lz4)
 | 
					    target_link_libraries(${PROJECT_NAME} PUBLIC lz4::lz4)
 | 
				
			||||||
endif()
 | 
					endif()
 | 
				
			||||||
if(TARGET RapidJSON)
 | 
					if(TARGET RapidJSON::RapidJSON)
 | 
				
			||||||
 | 
					    target_link_libraries(${PROJECT_NAME} PUBLIC RapidJSON::RapidJSON)
 | 
				
			||||||
 | 
					elseif(TARGET RapidJSON)
 | 
				
			||||||
    target_link_libraries(${PROJECT_NAME} PUBLIC RapidJSON)
 | 
					    target_link_libraries(${PROJECT_NAME} PUBLIC RapidJSON)
 | 
				
			||||||
endif()
 | 
					endif()
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -117,6 +126,7 @@ project(tgc-sim)
 | 
				
			|||||||
find_package(Boost COMPONENTS program_options thread REQUIRED)
 | 
					find_package(Boost COMPONENTS program_options thread REQUIRED)
 | 
				
			||||||
 | 
					
 | 
				
			||||||
add_executable(${PROJECT_NAME} src/main.cpp)
 | 
					add_executable(${PROJECT_NAME} src/main.cpp)
 | 
				
			||||||
 | 
					FILE(GLOB TGC_SOURCES  ${CMAKE_CURRENT_SOURCE_DIR}/src-gen/iss/arch/*.cpp) 
 | 
				
			||||||
foreach(F IN LISTS TGC_SOURCES)
 | 
					foreach(F IN LISTS TGC_SOURCES)
 | 
				
			||||||
    string(REGEX REPLACE  ".*/([^/]*)\.cpp"  "\\1" CORE_NAME_LC ${F})
 | 
					    string(REGEX REPLACE  ".*/([^/]*)\.cpp"  "\\1" CORE_NAME_LC ${F})
 | 
				
			||||||
    string(TOUPPER ${CORE_NAME_LC} CORE_NAME)
 | 
					    string(TOUPPER ${CORE_NAME_LC} CORE_NAME)
 | 
				
			||||||
@@ -168,7 +178,7 @@ if(SystemC_FOUND)
 | 
				
			|||||||
        target_link_libraries(${PROJECT_NAME} PUBLIC ${llvm_libs})
 | 
					        target_link_libraries(${PROJECT_NAME} PUBLIC ${llvm_libs})
 | 
				
			||||||
    endif()
 | 
					    endif()
 | 
				
			||||||
    
 | 
					    
 | 
				
			||||||
	set(LIB_HEADERS ${CMAKE_CURRENT_SOURCE_DIR}/incl/sysc/core_complex.h)
 | 
						set(LIB_HEADERS ${CMAKE_CURRENT_SOURCE_DIR}/src/sysc/core_complex.h)
 | 
				
			||||||
    set_target_properties(${PROJECT_NAME} PROPERTIES
 | 
					    set_target_properties(${PROJECT_NAME} PROPERTIES
 | 
				
			||||||
      VERSION ${PROJECT_VERSION}
 | 
					      VERSION ${PROJECT_VERSION}
 | 
				
			||||||
      FRAMEWORK FALSE
 | 
					      FRAMEWORK FALSE
 | 
				
			||||||
 
 | 
				
			|||||||
@@ -37,9 +37,9 @@ def getRegisterSizes(){
 | 
				
			|||||||
    return regs
 | 
					    return regs
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
%>
 | 
					%>
 | 
				
			||||||
 | 
					#include "${coreDef.name.toLowerCase()}.h"
 | 
				
			||||||
#include "util/ities.h"
 | 
					#include "util/ities.h"
 | 
				
			||||||
#include <util/logging.h>
 | 
					#include <util/logging.h>
 | 
				
			||||||
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
 | 
					 | 
				
			||||||
#include <cstdio>
 | 
					#include <cstdio>
 | 
				
			||||||
#include <cstring>
 | 
					#include <cstring>
 | 
				
			||||||
#include <fstream>
 | 
					#include <fstream>
 | 
				
			||||||
 
 | 
				
			|||||||
							
								
								
									
										86
									
								
								gen_input/templates/CORENAME_decoder.cpp.gtl
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										86
									
								
								gen_input/templates/CORENAME_decoder.cpp.gtl
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,86 @@
 | 
				
			|||||||
 | 
					#include "${coreDef.name.toLowerCase()}.h"
 | 
				
			||||||
 | 
					#include <vector>
 | 
				
			||||||
 | 
					#include <array>
 | 
				
			||||||
 | 
					#include <cstdlib>
 | 
				
			||||||
 | 
					#include <algorithm>
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					namespace iss {
 | 
				
			||||||
 | 
					namespace arch {
 | 
				
			||||||
 | 
					namespace {
 | 
				
			||||||
 | 
					// according to
 | 
				
			||||||
 | 
					// https://stackoverflow.com/questions/8871204/count-number-of-1s-in-binary-representation
 | 
				
			||||||
 | 
					#ifdef __GCC__
 | 
				
			||||||
 | 
					constexpr size_t bit_count(uint32_t u) { return __builtin_popcount(u); }
 | 
				
			||||||
 | 
					#elif __cplusplus < 201402L
 | 
				
			||||||
 | 
					constexpr size_t uCount(uint32_t u) { return u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111); }
 | 
				
			||||||
 | 
					constexpr size_t bit_count(uint32_t u) { return ((uCount(u) + (uCount(u) >> 3)) & 030707070707) % 63; }
 | 
				
			||||||
 | 
					#else
 | 
				
			||||||
 | 
					constexpr size_t bit_count(uint32_t u) {
 | 
				
			||||||
 | 
					    size_t uCount = u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111);
 | 
				
			||||||
 | 
					    return ((uCount + (uCount >> 3)) & 030707070707) % 63;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					#endif
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					using opcode_e = traits<${coreDef.name.toLowerCase()}>::opcode_e;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/****************************************************************************
 | 
				
			||||||
 | 
					 * start opcode definitions
 | 
				
			||||||
 | 
					 ****************************************************************************/
 | 
				
			||||||
 | 
					struct instruction_desriptor {
 | 
				
			||||||
 | 
					    size_t length;
 | 
				
			||||||
 | 
					    uint32_t value;
 | 
				
			||||||
 | 
					    uint32_t mask;
 | 
				
			||||||
 | 
					    opcode_e op;
 | 
				
			||||||
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					const std::array<instruction_desriptor, ${instructions.size}> instr_descr = {{
 | 
				
			||||||
 | 
					     /* entries are: size, valid value, valid mask, function ptr */<%instructions.each{instr -> %>
 | 
				
			||||||
 | 
					    {${instr.length}, ${instr.encoding}, ${instr.mask}, opcode_e::${instr.instruction.name}},<%}%>
 | 
				
			||||||
 | 
					}};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<>
 | 
				
			||||||
 | 
					struct instruction_decoder<${coreDef.name.toLowerCase()}> {
 | 
				
			||||||
 | 
					    using opcode_e = traits<${coreDef.name.toLowerCase()}>::opcode_e;
 | 
				
			||||||
 | 
					    using code_word_t=traits<${coreDef.name.toLowerCase()}>::code_word_t;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    struct instruction_pattern {
 | 
				
			||||||
 | 
					        uint32_t value;
 | 
				
			||||||
 | 
					        uint32_t mask;
 | 
				
			||||||
 | 
					        opcode_e id;
 | 
				
			||||||
 | 
					    };
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    std::array<std::vector<instruction_pattern>, 4> qlut;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    template<typename T>
 | 
				
			||||||
 | 
					    unsigned decode_instruction(T);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    instruction_decoder() {
 | 
				
			||||||
 | 
					        for (auto instr : instr_descr) {
 | 
				
			||||||
 | 
					            auto quadrant = instr.value & 0x3;
 | 
				
			||||||
 | 
					            qlut[quadrant].push_back(instruction_pattern{instr.value, instr.mask, instr.op});
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					        for(auto& lut: qlut){
 | 
				
			||||||
 | 
					            std::sort(std::begin(lut), std::end(lut), [](instruction_pattern const& a, instruction_pattern const& b){
 | 
				
			||||||
 | 
					                return bit_count(a.mask) < bit_count(b.mask);
 | 
				
			||||||
 | 
					            });
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<>
 | 
				
			||||||
 | 
					unsigned instruction_decoder<${coreDef.name.toLowerCase()}>::decode_instruction<traits<${coreDef.name.toLowerCase()}>::code_word_t>(traits<${coreDef.name.toLowerCase()}>::code_word_t instr){
 | 
				
			||||||
 | 
					    auto res = std::find_if(std::begin(qlut[instr&0x3]), std::end(qlut[instr&0x3]), [instr](instruction_pattern const& e){
 | 
				
			||||||
 | 
					        return !((instr&e.mask) ^ e.value );
 | 
				
			||||||
 | 
					    });
 | 
				
			||||||
 | 
					    return static_cast<unsigned>(res!=std::end(qlut[instr&0x3])? res->id : opcode_e::MAX_OPCODE);
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					std::unique_ptr<instruction_decoder<${coreDef.name.toLowerCase()}>> traits<${coreDef.name.toLowerCase()}>::get_decoder(){
 | 
				
			||||||
 | 
					    return std::make_unique<instruction_decoder<${coreDef.name.toLowerCase()}>>();
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
@@ -12,5 +12,6 @@
 | 
				
			|||||||
${name}: <% instrList.findAll{!it.instruction.name.startsWith("__")}.each { %>
 | 
					${name}: <% instrList.findAll{!it.instruction.name.startsWith("__")}.each { %>
 | 
				
			||||||
  - ${it.instruction.name}:
 | 
					  - ${it.instruction.name}:
 | 
				
			||||||
    encoding: ${it.encoding}
 | 
					    encoding: ${it.encoding}
 | 
				
			||||||
    mask: ${it.mask}<%}}%>
 | 
					    mask: ${it.mask}<%if(it.attributes.size) {%>
 | 
				
			||||||
 | 
					    attributes: ${it.attributes}<%}}}%>
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 
 | 
				
			|||||||
@@ -36,11 +36,10 @@ def nativeTypeSize(int size){
 | 
				
			|||||||
    if(size<=8) return 8; else if(size<=16) return 16; else if(size<=32) return 32; else return 64;
 | 
					    if(size<=8) return 8; else if(size<=16) return 16; else if(size<=32) return 32; else return 64;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
%>
 | 
					%>
 | 
				
			||||||
#include "../fp_functions.h"
 | 
					 | 
				
			||||||
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
 | 
					 | 
				
			||||||
#include <iss/arch/riscv_hart_m_p.h>
 | 
					 | 
				
			||||||
#include <iss/debugger/gdb_session.h>
 | 
					#include <iss/debugger/gdb_session.h>
 | 
				
			||||||
#include <iss/debugger/server.h>
 | 
					#include <iss/debugger/server.h>
 | 
				
			||||||
 | 
					#include <iss/arch/${coreDef.name.toLowerCase()}.h>
 | 
				
			||||||
 | 
					#include <iss/arch/riscv_hart_m_p.h>
 | 
				
			||||||
#include <iss/iss.h>
 | 
					#include <iss/iss.h>
 | 
				
			||||||
#include <iss/interp/vm_base.h>
 | 
					#include <iss/interp/vm_base.h>
 | 
				
			||||||
#include <util/logging.h>
 | 
					#include <util/logging.h>
 | 
				
			||||||
@@ -73,6 +72,7 @@ public:
 | 
				
			|||||||
    using addr_t      = typename super::addr_t;
 | 
					    using addr_t      = typename super::addr_t;
 | 
				
			||||||
    using reg_t       = typename traits::reg_t;
 | 
					    using reg_t       = typename traits::reg_t;
 | 
				
			||||||
    using mem_type_e  = typename traits::mem_type_e;
 | 
					    using mem_type_e  = typename traits::mem_type_e;
 | 
				
			||||||
 | 
					    using opcode_e    = typename traits::opcode_e;
 | 
				
			||||||
    
 | 
					    
 | 
				
			||||||
    vm_impl();
 | 
					    vm_impl();
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -92,7 +92,7 @@ protected:
 | 
				
			|||||||
    using compile_ret_t = virt_addr_t;
 | 
					    using compile_ret_t = virt_addr_t;
 | 
				
			||||||
    using compile_func = compile_ret_t (this_class::*)(virt_addr_t &pc, code_word_t instr);
 | 
					    using compile_func = compile_ret_t (this_class::*)(virt_addr_t &pc, code_word_t instr);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    inline const char *name(size_t index){return traits::reg_aliases.at(index);}
 | 
					    inline const char *name(size_t index){return index<traits::reg_aliases.size()?traits::reg_aliases[index]:"illegal";}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    typename arch::traits<ARCH>::opcode_e decode_inst_id(code_word_t instr);
 | 
					    typename arch::traits<ARCH>::opcode_e decode_inst_id(code_word_t instr);
 | 
				
			||||||
    virt_addr_t execute_inst(finish_cond_e cond, virt_addr_t start, uint64_t icount_limit) override;
 | 
					    virt_addr_t execute_inst(finish_cond_e cond, virt_addr_t start, uint64_t icount_limit) override;
 | 
				
			||||||
@@ -137,44 +137,6 @@ protected:
 | 
				
			|||||||
    using coro_t = boost::coroutines2::coroutine<void>::pull_type;
 | 
					    using coro_t = boost::coroutines2::coroutine<void>::pull_type;
 | 
				
			||||||
    std::vector<coro_t> spawn_blocks;
 | 
					    std::vector<coro_t> spawn_blocks;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    template<typename T>
 | 
					 | 
				
			||||||
    T& pc_assign(T& val){super::ex_info.branch_taken=true; return val;}
 | 
					 | 
				
			||||||
    inline uint8_t readSpace1(typename super::mem_type_e space, uint64_t addr){
 | 
					 | 
				
			||||||
        auto ret = super::template read_mem<uint8_t>(space, addr);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
        return ret;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    inline uint16_t readSpace2(typename super::mem_type_e space, uint64_t addr){
 | 
					 | 
				
			||||||
        auto ret = super::template read_mem<uint16_t>(space, addr);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
        return ret;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    inline uint32_t readSpace4(typename super::mem_type_e space, uint64_t addr){
 | 
					 | 
				
			||||||
        auto ret = super::template read_mem<uint32_t>(space, addr);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
        return ret;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    inline uint64_t readSpace8(typename super::mem_type_e space, uint64_t addr){
 | 
					 | 
				
			||||||
        auto ret = super::template read_mem<uint64_t>(space, addr);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
        return ret;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    inline void writeSpace1(typename super::mem_type_e space, uint64_t addr, uint8_t data){
 | 
					 | 
				
			||||||
        super::write_mem(space, addr, data);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    inline void writeSpace2(typename super::mem_type_e space, uint64_t addr, uint16_t data){
 | 
					 | 
				
			||||||
        super::write_mem(space, addr, data);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    inline void writeSpace4(typename super::mem_type_e space, uint64_t addr, uint32_t data){
 | 
					 | 
				
			||||||
        super::write_mem(space, addr, data);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    inline void writeSpace8(typename super::mem_type_e space, uint64_t addr, uint64_t data){
 | 
					 | 
				
			||||||
        super::write_mem(space, addr, data);
 | 
					 | 
				
			||||||
        if(this->core.trap_state) throw 0;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
    template<unsigned W, typename U, typename S = typename std::make_signed<U>::type>
 | 
					    template<unsigned W, typename U, typename S = typename std::make_signed<U>::type>
 | 
				
			||||||
    inline S sext(U from) {
 | 
					    inline S sext(U from) {
 | 
				
			||||||
        auto mask = (1ULL<<W) - 1;
 | 
					        auto mask = (1ULL<<W) - 1;
 | 
				
			||||||
@@ -183,12 +145,15 @@ protected:
 | 
				
			|||||||
    }
 | 
					    }
 | 
				
			||||||
    
 | 
					    
 | 
				
			||||||
    inline void process_spawn_blocks() {
 | 
					    inline void process_spawn_blocks() {
 | 
				
			||||||
 | 
					        if(spawn_blocks.size()==0) return;
 | 
				
			||||||
 | 
					        std::swap(super::ex_info.branch_taken, super::ex_info.hw_branch_taken);
 | 
				
			||||||
        for(auto it = std::begin(spawn_blocks); it!=std::end(spawn_blocks);)
 | 
					        for(auto it = std::begin(spawn_blocks); it!=std::end(spawn_blocks);)
 | 
				
			||||||
             if(*it){
 | 
					             if(*it){
 | 
				
			||||||
                 (*it)();
 | 
					                 (*it)();
 | 
				
			||||||
                 ++it;
 | 
					                 ++it;
 | 
				
			||||||
             } else
 | 
					             } else
 | 
				
			||||||
                 spawn_blocks.erase(it);
 | 
					                 spawn_blocks.erase(it);
 | 
				
			||||||
 | 
					        std::swap(super::ex_info.branch_taken, super::ex_info.hw_branch_taken);
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
<%functions.each{ it.eachLine { %>
 | 
					<%functions.each{ it.eachLine { %>
 | 
				
			||||||
    ${it}<%}%>
 | 
					    ${it}<%}%>
 | 
				
			||||||
@@ -303,9 +268,8 @@ typename vm_base<ARCH>::virt_addr_t vm_impl<ARCH>::execute_inst(finish_cond_e co
 | 
				
			|||||||
            case arch::traits<ARCH>::opcode_e::${instr.name}: {
 | 
					            case arch::traits<ARCH>::opcode_e::${instr.name}: {
 | 
				
			||||||
                <%instr.fields.eachLine{%>${it}
 | 
					                <%instr.fields.eachLine{%>${it}
 | 
				
			||||||
                <%}%>if(this->disass_enabled){
 | 
					                <%}%>if(this->disass_enabled){
 | 
				
			||||||
		            /* generate console output when executing the command */
 | 
					                    /* generate console output when executing the command */<%instr.disass.eachLine{%>
 | 
				
			||||||
		            <%instr.disass.eachLine{%>${it}
 | 
					                    ${it}<%}%>
 | 
				
			||||||
		            <%}%>
 | 
					 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                // used registers<%instr.usedVariables.each{ k,v->
 | 
					                // used registers<%instr.usedVariables.each{ k,v->
 | 
				
			||||||
                if(v.isArray) {%>
 | 
					                if(v.isArray) {%>
 | 
				
			||||||
@@ -313,9 +277,9 @@ typename vm_base<ARCH>::virt_addr_t vm_impl<ARCH>::execute_inst(finish_cond_e co
 | 
				
			|||||||
                auto* ${k} = reinterpret_cast<uint${nativeTypeSize(v.type.size)}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::${k}]);
 | 
					                auto* ${k} = reinterpret_cast<uint${nativeTypeSize(v.type.size)}_t*>(this->regs_base_ptr+arch::traits<ARCH>::reg_byte_offsets[arch::traits<ARCH>::${k}]);
 | 
				
			||||||
                <%}}%>// calculate next pc value
 | 
					                <%}}%>// calculate next pc value
 | 
				
			||||||
                *NEXT_PC = *PC + ${instr.length/8};
 | 
					                *NEXT_PC = *PC + ${instr.length/8};
 | 
				
			||||||
		        // execute instruction
 | 
					                // execute instruction<%instr.behavior.eachLine{%>
 | 
				
			||||||
		        <%instr.behavior.eachLine{%>${it}
 | 
					                ${it}<%}%>
 | 
				
			||||||
		        <%}%>TRAP_${instr.name}:break;
 | 
					                TRAP_${instr.name}:break;
 | 
				
			||||||
            }// @suppress("No break at end of case")<%}%>
 | 
					            }// @suppress("No break at end of case")<%}%>
 | 
				
			||||||
            default: {
 | 
					            default: {
 | 
				
			||||||
                *NEXT_PC = *PC + ((instr & 3) == 3 ? 4 : 2);
 | 
					                *NEXT_PC = *PC + ((instr & 3) == 3 ? 4 : 2);
 | 
				
			||||||
@@ -325,6 +289,8 @@ typename vm_base<ARCH>::virt_addr_t vm_impl<ARCH>::execute_inst(finish_cond_e co
 | 
				
			|||||||
            // post execution stuff
 | 
					            // post execution stuff
 | 
				
			||||||
            process_spawn_blocks();
 | 
					            process_spawn_blocks();
 | 
				
			||||||
            if(this->sync_exec && POST_SYNC) this->do_sync(POST_SYNC, static_cast<unsigned>(inst_id));
 | 
					            if(this->sync_exec && POST_SYNC) this->do_sync(POST_SYNC, static_cast<unsigned>(inst_id));
 | 
				
			||||||
 | 
					            // if(!this->core.trap_state) // update trap state if there is a pending interrupt
 | 
				
			||||||
 | 
					            //    this->core.trap_state = this->core.pending_trap;
 | 
				
			||||||
            // trap check
 | 
					            // trap check
 | 
				
			||||||
            if(trap_state!=0){
 | 
					            if(trap_state!=0){
 | 
				
			||||||
                super::core.enter_trap(trap_state, pc.val, instr);
 | 
					                super::core.enter_trap(trap_state, pc.val, instr);
 | 
				
			||||||
 
 | 
				
			|||||||
@@ -30,10 +30,10 @@
 | 
				
			|||||||
 *
 | 
					 *
 | 
				
			||||||
 *******************************************************************************/
 | 
					 *******************************************************************************/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
 | 
					 | 
				
			||||||
#include <iss/arch/riscv_hart_m_p.h>
 | 
					 | 
				
			||||||
#include <iss/debugger/gdb_session.h>
 | 
					#include <iss/debugger/gdb_session.h>
 | 
				
			||||||
#include <iss/debugger/server.h>
 | 
					#include <iss/debugger/server.h>
 | 
				
			||||||
 | 
					#include <iss/arch/${coreDef.name.toLowerCase()}.h>
 | 
				
			||||||
 | 
					#include <iss/arch/riscv_hart_m_p.h>
 | 
				
			||||||
#include <iss/iss.h>
 | 
					#include <iss/iss.h>
 | 
				
			||||||
#include <iss/llvm/vm_base.h>
 | 
					#include <iss/llvm/vm_base.h>
 | 
				
			||||||
#include <util/logging.h>
 | 
					#include <util/logging.h>
 | 
				
			||||||
 
 | 
				
			|||||||
							
								
								
									
										1
									
								
								incl/iss/arch/.gitignore
									
									
									
									
										vendored
									
									
								
							
							
						
						
									
										1
									
								
								incl/iss/arch/.gitignore
									
									
									
									
										vendored
									
									
								
							@@ -1 +0,0 @@
 | 
				
			|||||||
/tgc_*.h
 | 
					 | 
				
			||||||
							
								
								
									
										2
									
								
								src-gen/.gitignore
									
									
									
									
										vendored
									
									
										Normal file
									
								
							
							
						
						
									
										2
									
								
								src-gen/.gitignore
									
									
									
									
										vendored
									
									
										Normal file
									
								
							@@ -0,0 +1,2 @@
 | 
				
			|||||||
 | 
					/iss
 | 
				
			||||||
 | 
					/vm
 | 
				
			||||||
@@ -51,12 +51,18 @@ enum riscv_csr {
 | 
				
			|||||||
    ustatus = 0x000,
 | 
					    ustatus = 0x000,
 | 
				
			||||||
    uie = 0x004,
 | 
					    uie = 0x004,
 | 
				
			||||||
    utvec = 0x005,
 | 
					    utvec = 0x005,
 | 
				
			||||||
 | 
					    utvt = 0x007, //CLIC
 | 
				
			||||||
    // User Trap Handling
 | 
					    // User Trap Handling
 | 
				
			||||||
    uscratch = 0x040,
 | 
					    uscratch = 0x040,
 | 
				
			||||||
    uepc = 0x041,
 | 
					    uepc = 0x041,
 | 
				
			||||||
    ucause = 0x042,
 | 
					    ucause = 0x042,
 | 
				
			||||||
    utval = 0x043,
 | 
					    utval = 0x043,
 | 
				
			||||||
    uip = 0x044,
 | 
					    uip = 0x044,
 | 
				
			||||||
 | 
					    uxnti = 0x045, //CLIC
 | 
				
			||||||
 | 
					    uintstatus   = 0xCB1, // MRW Current interrupt levels (CLIC) - addr subject to change
 | 
				
			||||||
 | 
					    uintthresh   = 0x047, // MRW Interrupt-level threshold (CLIC) - addr subject to change
 | 
				
			||||||
 | 
					    uscratchcsw  = 0x048, // MRW Conditional scratch swap on priv mode change (CLIC)
 | 
				
			||||||
 | 
					    uscratchcswl = 0x049, // MRW Conditional scratch swap on level change (CLIC)
 | 
				
			||||||
    // User Floating-Point CSRs
 | 
					    // User Floating-Point CSRs
 | 
				
			||||||
    fflags = 0x001,
 | 
					    fflags = 0x001,
 | 
				
			||||||
    frm = 0x002,
 | 
					    frm = 0x002,
 | 
				
			||||||
@@ -114,11 +120,10 @@ enum riscv_csr {
 | 
				
			|||||||
    mtval = 0x343,
 | 
					    mtval = 0x343,
 | 
				
			||||||
    mip = 0x344,
 | 
					    mip = 0x344,
 | 
				
			||||||
    mxnti = 0x345, //CLIC
 | 
					    mxnti = 0x345, //CLIC
 | 
				
			||||||
    mintstatus   = 0x346, // MRW Current interrupt levels (CLIC) - addr subject to change
 | 
					    mintstatus   = 0xFB1, // MRW Current interrupt levels (CLIC) - addr subject to change
 | 
				
			||||||
 | 
					    mintthresh   = 0x347, // MRW Interrupt-level threshold (CLIC) - addr subject to change
 | 
				
			||||||
    mscratchcsw  = 0x348, // MRW Conditional scratch swap on priv mode change (CLIC)
 | 
					    mscratchcsw  = 0x348, // MRW Conditional scratch swap on priv mode change (CLIC)
 | 
				
			||||||
    mscratchcswl = 0x349, // MRW Conditional scratch swap on level change (CLIC)
 | 
					    mscratchcswl = 0x349, // MRW Conditional scratch swap on level change (CLIC)
 | 
				
			||||||
    mintthresh   = 0x350, // MRW Interrupt-level threshold (CLIC) - addr subject to change
 | 
					 | 
				
			||||||
    mclicbase    = 0x351, // MRW Base address for CLIC memory mapped registers (CLIC) - addr subject to change
 | 
					 | 
				
			||||||
    // Physical Memory Protection
 | 
					    // Physical Memory Protection
 | 
				
			||||||
    pmpcfg0 = 0x3A0,
 | 
					    pmpcfg0 = 0x3A0,
 | 
				
			||||||
    pmpcfg1 = 0x3A1,
 | 
					    pmpcfg1 = 0x3A1,
 | 
				
			||||||
@@ -216,6 +221,7 @@ struct vm_info {
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
struct feature_config {
 | 
					struct feature_config {
 | 
				
			||||||
    uint64_t clic_base{0xc0000000};
 | 
					    uint64_t clic_base{0xc0000000};
 | 
				
			||||||
 | 
					    unsigned clic_int_ctl_bits{4};
 | 
				
			||||||
    unsigned clic_num_irq{16};
 | 
					    unsigned clic_num_irq{16};
 | 
				
			||||||
    unsigned clic_num_trigger{0};
 | 
					    unsigned clic_num_trigger{0};
 | 
				
			||||||
    uint64_t tcm_base{0x10000000};
 | 
					    uint64_t tcm_base{0x10000000};
 | 
				
			||||||
@@ -182,7 +182,7 @@ public:
 | 
				
			|||||||
        return traits<BASE>::MISA_VAL&0b0100?~1:~3;
 | 
					        return traits<BASE>::MISA_VAL&0b0100?~1:~3;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    riscv_hart_m_p();
 | 
					    riscv_hart_m_p(feature_config cfg = feature_config{});
 | 
				
			||||||
    virtual ~riscv_hart_m_p() = default;
 | 
					    virtual ~riscv_hart_m_p() = default;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    void reset(uint64_t address) override;
 | 
					    void reset(uint64_t address) override;
 | 
				
			||||||
@@ -194,9 +194,9 @@ public:
 | 
				
			|||||||
    iss::status write(const address_type type, const access_type access, const uint32_t space,
 | 
					    iss::status write(const address_type type, const access_type access, const uint32_t space,
 | 
				
			||||||
            const uint64_t addr, const unsigned length, const uint8_t *const data) override;
 | 
					            const uint64_t addr, const unsigned length, const uint8_t *const data) override;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    virtual uint64_t enter_trap(uint64_t flags) override { return riscv_hart_m_p::enter_trap(flags, fault_data, fault_data); }
 | 
					    uint64_t enter_trap(uint64_t flags) override { return riscv_hart_m_p::enter_trap(flags, fault_data, fault_data); }
 | 
				
			||||||
    virtual uint64_t enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) override;
 | 
					    uint64_t enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) override;
 | 
				
			||||||
    virtual uint64_t leave_trap(uint64_t flags) override;
 | 
					    uint64_t leave_trap(uint64_t flags) override;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    const reg_t& get_mhartid() const { return mhartid_reg;	}
 | 
					    const reg_t& get_mhartid() const { return mhartid_reg;	}
 | 
				
			||||||
	void set_mhartid(reg_t mhartid) { mhartid_reg = mhartid; };
 | 
						void set_mhartid(reg_t mhartid) { mhartid_reg = mhartid; };
 | 
				
			||||||
@@ -208,14 +208,6 @@ public:
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
    iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
 | 
					    iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    void setMemReadCb(std::function<iss::status(phys_addr_t, unsigned, uint8_t* const)> const& memReadCb) {
 | 
					 | 
				
			||||||
        mem_read_cb = memReadCb;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
    void setMemWriteCb(std::function<iss::status(phys_addr_t, unsigned, const uint8_t* const)> const& memWriteCb) {
 | 
					 | 
				
			||||||
        mem_write_cb = memWriteCb;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
    void set_csr(unsigned addr, reg_t val){
 | 
					    void set_csr(unsigned addr, reg_t val){
 | 
				
			||||||
        csr[addr & csr.page_addr_mask] = val;
 | 
					        csr[addr & csr.page_addr_mask] = val;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
@@ -297,6 +289,8 @@ protected:
 | 
				
			|||||||
        uint32_t raw;
 | 
					        uint32_t raw;
 | 
				
			||||||
    };
 | 
					    };
 | 
				
			||||||
    std::vector<clic_int_reg_t> clic_int_reg;
 | 
					    std::vector<clic_int_reg_t> clic_int_reg;
 | 
				
			||||||
 | 
					    uint8_t clic_mprev_lvl{0};
 | 
				
			||||||
 | 
					    uint8_t clic_mact_lvl{0};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    std::vector<uint8_t> tcm;
 | 
					    std::vector<uint8_t> tcm;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -312,14 +306,16 @@ protected:
 | 
				
			|||||||
    iss::status read_time(unsigned addr, reg_t &val);
 | 
					    iss::status read_time(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status read_status(unsigned addr, reg_t &val);
 | 
					    iss::status read_status(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_status(unsigned addr, reg_t val);
 | 
					    iss::status write_status(unsigned addr, reg_t val);
 | 
				
			||||||
 | 
					    iss::status read_cause(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_cause(unsigned addr, reg_t val);
 | 
					    iss::status write_cause(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status read_ie(unsigned addr, reg_t &val);
 | 
					    iss::status read_ie(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_ie(unsigned addr, reg_t val);
 | 
					    iss::status write_ie(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status read_ip(unsigned addr, reg_t &val);
 | 
					    iss::status read_ip(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status read_hartid(unsigned addr, reg_t &val);
 | 
					    iss::status read_hartid(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_epc(unsigned addr, reg_t val);
 | 
					    iss::status write_epc(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status write_intstatus(unsigned addr, reg_t val);
 | 
					    iss::status read_intstatus(unsigned addr, reg_t& val);
 | 
				
			||||||
    iss::status write_intthresh(unsigned addr, reg_t val);
 | 
					    iss::status write_intthresh(unsigned addr, reg_t val);
 | 
				
			||||||
 | 
					    iss::status write_xtvt(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status write_dcsr_dcsr(unsigned addr, reg_t val);
 | 
					    iss::status write_dcsr_dcsr(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status read_dcsr_reg(unsigned addr, reg_t &val);
 | 
					    iss::status read_dcsr_reg(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_dcsr_reg(unsigned addr, reg_t val);
 | 
					    iss::status write_dcsr_reg(unsigned addr, reg_t val);
 | 
				
			||||||
@@ -337,8 +333,6 @@ protected:
 | 
				
			|||||||
    }
 | 
					    }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    reg_t mhartid_reg{0x0};
 | 
					    reg_t mhartid_reg{0x0};
 | 
				
			||||||
    std::function<iss::status(phys_addr_t, unsigned, uint8_t *const)>mem_read_cb;
 | 
					 | 
				
			||||||
    std::function<iss::status(phys_addr_t, unsigned, const uint8_t *const)> mem_write_cb;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
    void check_interrupt();
 | 
					    void check_interrupt();
 | 
				
			||||||
    bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
 | 
					    bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
 | 
				
			||||||
@@ -346,23 +340,21 @@ protected:
 | 
				
			|||||||
    std::vector<std::function<mem_read_f>> memfn_read;
 | 
					    std::vector<std::function<mem_read_f>> memfn_read;
 | 
				
			||||||
    std::vector<std::function<mem_write_f>> memfn_write;
 | 
					    std::vector<std::function<mem_write_f>> memfn_write;
 | 
				
			||||||
    void insert_mem_range(uint64_t, uint64_t, std::function<mem_read_f>, std::function<mem_write_f>);
 | 
					    void insert_mem_range(uint64_t, uint64_t, std::function<mem_read_f>, std::function<mem_write_f>);
 | 
				
			||||||
    uint64_t clic_base_addr{0};
 | 
					    feature_config cfg;
 | 
				
			||||||
    unsigned clic_num_irq{0};
 | 
					    unsigned mcause_max_irq{(FEAT&features_e::FEAT_CLIC)?4096:16};
 | 
				
			||||||
    unsigned clic_num_trigger{0};
 | 
					 | 
				
			||||||
    unsigned mcause_max_irq{16};
 | 
					 | 
				
			||||||
    inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
 | 
					    inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
 | 
				
			||||||
};
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT>
 | 
					template <typename BASE, features_e FEAT>
 | 
				
			||||||
riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
 | 
					riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p(feature_config cfg)
 | 
				
			||||||
: state()
 | 
					: state()
 | 
				
			||||||
, instr_if(*this) {
 | 
					, instr_if(*this)
 | 
				
			||||||
 | 
					, cfg(cfg) {
 | 
				
			||||||
    // reset values
 | 
					    // reset values
 | 
				
			||||||
    csr[misa] = traits<BASE>::MISA_VAL;
 | 
					    csr[misa] = traits<BASE>::MISA_VAL;
 | 
				
			||||||
    csr[mvendorid] = 0x669;
 | 
					    csr[mvendorid] = 0x669;
 | 
				
			||||||
    csr[marchid] = traits<BASE>::MARCHID_VAL;
 | 
					    csr[marchid] = traits<BASE>::MARCHID_VAL;
 | 
				
			||||||
    csr[mimpid] = 1;
 | 
					    csr[mimpid] = 1;
 | 
				
			||||||
    csr[mclicbase] = 0xc0000000; // TODO: should be taken from YAML file
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
    uart_buf.str("");
 | 
					    uart_buf.str("");
 | 
				
			||||||
    for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
 | 
					    for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
 | 
				
			||||||
@@ -385,7 +377,10 @@ riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
 | 
				
			|||||||
        //csr_wr_cb[addr] = &this_class::write_csr_reg;
 | 
					        //csr_wr_cb[addr] = &this_class::write_csr_reg;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    // common regs
 | 
					    // common regs
 | 
				
			||||||
    const std::array<unsigned, 10> addrs{{misa, mvendorid, marchid, mimpid, mepc, mtvec, mscratch, mcause, mtval, mscratch}};
 | 
					    const std::array<unsigned, 8> addrs{{
 | 
				
			||||||
 | 
					    	misa, mvendorid, marchid, mimpid,
 | 
				
			||||||
 | 
					    	mepc, mtvec, mscratch, mtval
 | 
				
			||||||
 | 
					    }};
 | 
				
			||||||
    for(auto addr: addrs) {
 | 
					    for(auto addr: addrs) {
 | 
				
			||||||
        csr_rd_cb[addr] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[addr] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[addr] = &this_class::write_csr_reg;
 | 
					        csr_wr_cb[addr] = &this_class::write_csr_reg;
 | 
				
			||||||
@@ -408,6 +403,7 @@ riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
 | 
				
			|||||||
    csr_wr_cb[minstreth] = &this_class::write_instret;
 | 
					    csr_wr_cb[minstreth] = &this_class::write_instret;
 | 
				
			||||||
    csr_rd_cb[mstatus] = &this_class::read_status;
 | 
					    csr_rd_cb[mstatus] = &this_class::read_status;
 | 
				
			||||||
    csr_wr_cb[mstatus] = &this_class::write_status;
 | 
					    csr_wr_cb[mstatus] = &this_class::write_status;
 | 
				
			||||||
 | 
					    csr_rd_cb[mcause] = &this_class::read_cause;
 | 
				
			||||||
    csr_wr_cb[mcause] = &this_class::write_cause;
 | 
					    csr_wr_cb[mcause] = &this_class::write_cause;
 | 
				
			||||||
    csr_rd_cb[mtvec] = &this_class::read_tvec;
 | 
					    csr_rd_cb[mtvec] = &this_class::read_tvec;
 | 
				
			||||||
    csr_wr_cb[mepc] = &this_class::write_epc;
 | 
					    csr_wr_cb[mepc] = &this_class::write_epc;
 | 
				
			||||||
@@ -422,43 +418,39 @@ riscv_hart_m_p<BASE, FEAT>::riscv_hart_m_p()
 | 
				
			|||||||
    csr_wr_cb[mimpid] = &this_class::write_null;
 | 
					    csr_wr_cb[mimpid] = &this_class::write_null;
 | 
				
			||||||
    if(FEAT & FEAT_CLIC) {
 | 
					    if(FEAT & FEAT_CLIC) {
 | 
				
			||||||
        csr_rd_cb[mtvt] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[mtvt] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mtvt] = &this_class::write_csr_reg;
 | 
					        csr_wr_cb[mtvt] = &this_class::write_xtvt;
 | 
				
			||||||
        csr_rd_cb[mxnti] = &this_class::read_csr_reg;
 | 
					//        csr_rd_cb[mxnti] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mxnti] = &this_class::write_csr_reg;
 | 
					//        csr_wr_cb[mxnti] = &this_class::write_csr_reg;
 | 
				
			||||||
        csr_rd_cb[mintstatus] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[mintstatus] = &this_class::read_intstatus;
 | 
				
			||||||
        csr_wr_cb[mintstatus] = &this_class::write_null;
 | 
					        csr_wr_cb[mintstatus] = &this_class::write_null;
 | 
				
			||||||
        csr_rd_cb[mscratchcsw] = &this_class::read_csr_reg;
 | 
					//        csr_rd_cb[mscratchcsw] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mscratchcsw] = &this_class::write_csr_reg;
 | 
					//        csr_wr_cb[mscratchcsw] = &this_class::write_csr_reg;
 | 
				
			||||||
        csr_rd_cb[mscratchcswl] = &this_class::read_csr_reg;
 | 
					//        csr_rd_cb[mscratchcswl] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mscratchcswl] = &this_class::write_csr_reg;
 | 
					//        csr_wr_cb[mscratchcswl] = &this_class::write_csr_reg;
 | 
				
			||||||
        csr_rd_cb[mintthresh] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[mintthresh] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mintthresh] = &this_class::write_intthresh;
 | 
					        csr_wr_cb[mintthresh] = &this_class::write_intthresh;
 | 
				
			||||||
        csr_rd_cb[mclicbase] = &this_class::read_csr_reg;
 | 
					        clic_int_reg.resize(cfg.clic_num_irq,  clic_int_reg_t{.raw=0});
 | 
				
			||||||
        csr_wr_cb[mclicbase] = &this_class::write_null;
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
        clic_base_addr=0xC0000000;
 | 
					 | 
				
			||||||
        clic_num_irq=16;
 | 
					 | 
				
			||||||
        clic_int_reg.resize(clic_num_irq);
 | 
					 | 
				
			||||||
        clic_cfg_reg=0x20;
 | 
					        clic_cfg_reg=0x20;
 | 
				
			||||||
        clic_info_reg = (/*CLICINTCTLBITS*/ 4U<<21) + clic_num_irq;
 | 
					        clic_info_reg = (/*CLICINTCTLBITS*/ 4U<<21) + cfg.clic_num_irq;
 | 
				
			||||||
        mcause_max_irq=clic_num_irq+16;
 | 
					        clic_mact_lvl = clic_mprev_lvl = (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
        insert_mem_range(clic_base_addr, 0x5000UL,
 | 
					        csr[mintthresh] = (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					        insert_mem_range(cfg.clic_base, 0x5000UL,
 | 
				
			||||||
                [this](phys_addr_t addr, unsigned length, uint8_t * const data) { return read_clic(addr.val, length, data);},
 | 
					                [this](phys_addr_t addr, unsigned length, uint8_t * const data) { return read_clic(addr.val, length, data);},
 | 
				
			||||||
                [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {return write_clic(addr.val, length, data);});
 | 
					                [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {return write_clic(addr.val, length, data);});
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    if(FEAT & FEAT_TCM) {
 | 
					    if(FEAT & FEAT_TCM) {
 | 
				
			||||||
        tcm.resize(0x8000);
 | 
					        tcm.resize(cfg.tcm_size);
 | 
				
			||||||
        std::function<mem_read_f> read_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t * const data) {
 | 
					        std::function<mem_read_f> read_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t * const data) {
 | 
				
			||||||
            auto offset=addr.val-0x10000000;
 | 
					            auto offset=addr.val-this->cfg.tcm_base;
 | 
				
			||||||
            std::copy(tcm.data() + offset, tcm.data() + offset + length, data);
 | 
					            std::copy(tcm.data() + offset, tcm.data() + offset + length, data);
 | 
				
			||||||
            return iss::Ok;
 | 
					            return iss::Ok;
 | 
				
			||||||
        };
 | 
					        };
 | 
				
			||||||
        std::function<mem_write_f> write_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {
 | 
					        std::function<mem_write_f> write_clic_cb = [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {
 | 
				
			||||||
            auto offset=addr.val-0x10000000;
 | 
					            auto offset=addr.val-this->cfg.tcm_base;
 | 
				
			||||||
            std::copy(data, data + length, tcm.data() + offset);
 | 
					            std::copy(data, data + length, tcm.data() + offset);
 | 
				
			||||||
            return iss::Ok;
 | 
					            return iss::Ok;
 | 
				
			||||||
        };
 | 
					        };
 | 
				
			||||||
        insert_mem_range(0x10000000, 0x8000UL, read_clic_cb, write_clic_cb);
 | 
					        insert_mem_range(cfg.tcm_base, cfg.tcm_size, read_clic_cb, write_clic_cb);
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    if(FEAT & FEAT_DEBUG){
 | 
					    if(FEAT & FEAT_DEBUG){
 | 
				
			||||||
        csr_wr_cb[dscratch0] = &this_class::write_dcsr_reg;
 | 
					        csr_wr_cb[dscratch0] = &this_class::write_dcsr_reg;
 | 
				
			||||||
@@ -477,10 +469,10 @@ template <typename BASE, features_e FEAT> std::pair<uint64_t, bool> riscv_hart_m
 | 
				
			|||||||
    if (fp) {
 | 
					    if (fp) {
 | 
				
			||||||
        std::array<char, 5> buf;
 | 
					        std::array<char, 5> buf;
 | 
				
			||||||
        auto n = fread(buf.data(), 1, 4, fp);
 | 
					        auto n = fread(buf.data(), 1, 4, fp);
 | 
				
			||||||
 | 
					        fclose(fp);
 | 
				
			||||||
        if (n != 4) throw std::runtime_error("input file has insufficient size");
 | 
					        if (n != 4) throw std::runtime_error("input file has insufficient size");
 | 
				
			||||||
        buf[4] = 0;
 | 
					        buf[4] = 0;
 | 
				
			||||||
        if (strcmp(buf.data() + 1, "ELF") == 0) {
 | 
					        if (strcmp(buf.data() + 1, "ELF") == 0) {
 | 
				
			||||||
            fclose(fp);
 | 
					 | 
				
			||||||
            // Create elfio reader
 | 
					            // Create elfio reader
 | 
				
			||||||
            ELFIO::elfio reader;
 | 
					            ELFIO::elfio reader;
 | 
				
			||||||
            // Load ELF data
 | 
					            // Load ELF data
 | 
				
			||||||
@@ -571,18 +563,18 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read(const address_type type, const acce
 | 
				
			|||||||
            if (unlikely(is_fetch(access) && (addr&(alignment-1)))) {
 | 
					            if (unlikely(is_fetch(access) && (addr&(alignment-1)))) {
 | 
				
			||||||
                fault_data = addr;
 | 
					                fault_data = addr;
 | 
				
			||||||
                if (is_debug(access)) throw trap_access(0, addr);
 | 
					                if (is_debug(access)) throw trap_access(0, addr);
 | 
				
			||||||
                this->trap_state = (1 << 31); // issue trap 0
 | 
					                this->trap_state = (1UL << 31); // issue trap 0
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
            try {
 | 
					            try {
 | 
				
			||||||
                if(!is_debug(access) && (addr&(alignment-1))){
 | 
					                if(!is_debug(access) && (addr&(alignment-1))){
 | 
				
			||||||
                    this->trap_state = 1<<31 | 4<<16;
 | 
					                    this->trap_state = (1UL << 31) | 4<<16;
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                    return iss::Err;
 | 
					                    return iss::Err;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
 | 
					                auto phys_addr = type==iss::address_type::PHYSICAL?phys_addr_t{access, space, addr}:BASE::v2p(iss::addr_t{access, type, space, addr});
 | 
				
			||||||
                auto res = iss::Err;
 | 
					                auto res = iss::Err;
 | 
				
			||||||
                if(!is_fetch(access) && memfn_range.size()){
 | 
					                if(access != access_type::FETCH && memfn_range.size()){
 | 
				
			||||||
                    auto it = std::find_if(std::begin(memfn_range), std::end(memfn_range), [phys_addr](std::tuple<uint64_t, uint64_t> const& a){
 | 
					                    auto it = std::find_if(std::begin(memfn_range), std::end(memfn_range), [phys_addr](std::tuple<uint64_t, uint64_t> const& a){
 | 
				
			||||||
                        return std::get<0>(a)<=phys_addr.val && (std::get<0>(a)+std::get<1>(a))>phys_addr.val;
 | 
					                        return std::get<0>(a)<=phys_addr.val && (std::get<0>(a)+std::get<1>(a))>phys_addr.val;
 | 
				
			||||||
                    });
 | 
					                    });
 | 
				
			||||||
@@ -595,12 +587,12 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read(const address_type type, const acce
 | 
				
			|||||||
                    res = read_mem( phys_addr, length, data);
 | 
					                    res = read_mem( phys_addr, length, data);
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                if (unlikely(res != iss::Ok)){
 | 
					                if (unlikely(res != iss::Ok)){
 | 
				
			||||||
                    this->trap_state = (1 << 31) | (5 << 16); // issue trap 5 (load access fault
 | 
					                    this->trap_state = (1UL << 31) | (5 << 16); // issue trap 5 (load access fault
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                return res;
 | 
					                return res;
 | 
				
			||||||
            } catch (trap_access &ta) {
 | 
					            } catch (trap_access &ta) {
 | 
				
			||||||
                this->trap_state = (1 << 31) | ta.id;
 | 
					                this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
                fault_data=ta.addr;
 | 
					                fault_data=ta.addr;
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
@@ -626,7 +618,7 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read(const address_type type, const acce
 | 
				
			|||||||
        }
 | 
					        }
 | 
				
			||||||
        return iss::Ok;
 | 
					        return iss::Ok;
 | 
				
			||||||
    } catch (trap_access &ta) {
 | 
					    } catch (trap_access &ta) {
 | 
				
			||||||
        this->trap_state = (1 << 31) | ta.id;
 | 
					        this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
        fault_data=ta.addr;
 | 
					        fault_data=ta.addr;
 | 
				
			||||||
        return iss::Err;
 | 
					        return iss::Err;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
@@ -664,12 +656,12 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write(const address_type type, const acc
 | 
				
			|||||||
            if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
 | 
					            if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
 | 
				
			||||||
                fault_data = addr;
 | 
					                fault_data = addr;
 | 
				
			||||||
                if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
 | 
					                if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
 | 
				
			||||||
                this->trap_state = (1 << 31); // issue trap 0
 | 
					                this->trap_state = (1UL << 31); // issue trap 0
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
            try {
 | 
					            try {
 | 
				
			||||||
                if(length>1 && (addr&(length-1)) && (access&access_type::DEBUG) != access_type::DEBUG){
 | 
					                if(length>1 && (addr&(length-1)) && (access&access_type::DEBUG) != access_type::DEBUG){
 | 
				
			||||||
                    this->trap_state = 1<<31 | 6<<16;
 | 
					                    this->trap_state = (1UL << 31) | 6<<16;
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                    return iss::Err;
 | 
					                    return iss::Err;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
@@ -688,12 +680,12 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write(const address_type type, const acc
 | 
				
			|||||||
                    res = write_mem( phys_addr, length, data);
 | 
					                    res = write_mem( phys_addr, length, data);
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                if (unlikely(res != iss::Ok)) {
 | 
					                if (unlikely(res != iss::Ok)) {
 | 
				
			||||||
                    this->trap_state = (1 << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
 | 
					                    this->trap_state = (1UL << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                return res;
 | 
					                return res;
 | 
				
			||||||
            } catch (trap_access &ta) {
 | 
					            } catch (trap_access &ta) {
 | 
				
			||||||
                this->trap_state = (1 << 31) | ta.id;
 | 
					                this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
                fault_data=ta.addr;
 | 
					                fault_data=ta.addr;
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
@@ -753,7 +745,7 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write(const address_type type, const acc
 | 
				
			|||||||
        }
 | 
					        }
 | 
				
			||||||
        return iss::Ok;
 | 
					        return iss::Ok;
 | 
				
			||||||
    } catch (trap_access &ta) {
 | 
					    } catch (trap_access &ta) {
 | 
				
			||||||
        this->trap_state = (1 << 31) | ta.id;
 | 
					        this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
        fault_data=ta.addr;
 | 
					        fault_data=ta.addr;
 | 
				
			||||||
        return iss::Err;
 | 
					        return iss::Err;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
@@ -863,7 +855,7 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
 | 
				
			|||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_tvec(unsigned addr, reg_t &val) {
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_tvec(unsigned addr, reg_t &val) {
 | 
				
			||||||
    val = csr[mtvec] & ~2;
 | 
					    val = FEAT & features_e::FEAT_CLIC? csr[addr] : csr[addr] & ~2;
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -878,8 +870,30 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
 | 
				
			|||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::read_cause(unsigned addr, reg_t &val) {
 | 
				
			||||||
 | 
					    auto res = csr[addr];
 | 
				
			||||||
 | 
					    if((FEAT & features_e::FEAT_CLIC) && (csr[mtvec]&0x3)==3) {
 | 
				
			||||||
 | 
					        val = csr[addr] & ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1) | (0xfUL<<16));
 | 
				
			||||||
 | 
					        val |= clic_mprev_lvl<<16;
 | 
				
			||||||
 | 
					        val |= state.mstatus.MPIE<<27;
 | 
				
			||||||
 | 
					        val |= state.mstatus.MPP<<28;
 | 
				
			||||||
 | 
					    } else
 | 
				
			||||||
 | 
					        val = csr[addr] & ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1));
 | 
				
			||||||
 | 
					    return iss::Ok;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::write_cause(unsigned addr, reg_t val) {
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>::write_cause(unsigned addr, reg_t val) {
 | 
				
			||||||
    csr[mcause] = val & ((1UL<<(traits<BASE>::XLEN-1))| (mcause_max_irq-1));
 | 
					    csr[addr] = val & ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1));
 | 
				
			||||||
 | 
					    if((FEAT & features_e::FEAT_CLIC) && (csr[mtvec]&0x3)==3) {
 | 
				
			||||||
 | 
					        auto mask = ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1) | (0xfUL<<16));
 | 
				
			||||||
 | 
					        csr[addr] = (val & mask) | (csr[addr] & ~mask);
 | 
				
			||||||
 | 
					        clic_mprev_lvl = ((val>>16)&0xff) | (1<<(8-cfg. clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					        state.mstatus.MPIE=(val>>27)&0x1;
 | 
				
			||||||
 | 
					        state.mstatus.MPP=(val>>28)&0x3;
 | 
				
			||||||
 | 
					    } else {
 | 
				
			||||||
 | 
					        auto mask = ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1));
 | 
				
			||||||
 | 
					        csr[addr] = (val & mask) | (csr[addr] & ~mask);
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -951,15 +965,26 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_m_p<BASE, FEAT>
 | 
				
			|||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
 | 
					iss::status riscv_hart_m_p<BASE, FEAT>::read_intstatus(unsigned addr, reg_t& val) {
 | 
				
			||||||
 | 
						val = (clic_mprev_lvl&0xff) <<24;
 | 
				
			||||||
 | 
					    return iss::Ok;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template<typename BASE, features_e FEAT>
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_m_p<BASE, FEAT>::write_intthresh(unsigned addr, reg_t val) {
 | 
					iss::status riscv_hart_m_p<BASE, FEAT>::write_intthresh(unsigned addr, reg_t val) {
 | 
				
			||||||
    csr[addr]= val &0xff;
 | 
					    csr[addr]= (val &0xff) | (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					    return iss::Ok;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
 | 
					iss::status riscv_hart_m_p<BASE, FEAT>::write_xtvt(unsigned addr, reg_t val) {
 | 
				
			||||||
 | 
					    csr[addr]= val & ~0x3fULL;
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT>
 | 
					template <typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_m_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
 | 
					iss::status riscv_hart_m_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
 | 
				
			||||||
    if(mem_read_cb) return mem_read_cb(paddr, length, data);
 | 
					 | 
				
			||||||
    switch (paddr.val) {
 | 
					    switch (paddr.val) {
 | 
				
			||||||
    case 0x0200BFF8: { // CLINT base, mtime reg
 | 
					    case 0x0200BFF8: { // CLINT base, mtime reg
 | 
				
			||||||
        if (sizeof(reg_t) < length) return iss::Err;
 | 
					        if (sizeof(reg_t) < length) return iss::Err;
 | 
				
			||||||
@@ -984,14 +1009,12 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned len
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT>
 | 
					template <typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_m_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
 | 
					iss::status riscv_hart_m_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
 | 
				
			||||||
    if(mem_write_cb) return mem_write_cb(paddr, length, data);
 | 
					 | 
				
			||||||
    switch (paddr.val) {
 | 
					    switch (paddr.val) {
 | 
				
			||||||
    case 0x10013000: // UART0 base, TXFIFO reg
 | 
					    case 0x10013000: // UART0 base, TXFIFO reg
 | 
				
			||||||
    case 0x10023000: // UART1 base, TXFIFO reg
 | 
					    case 0x10023000: // UART1 base, TXFIFO reg
 | 
				
			||||||
        uart_buf << (char)data[0];
 | 
					        uart_buf << (char)data[0];
 | 
				
			||||||
        if (((char)data[0]) == '\n' || data[0] == 0) {
 | 
					        if (((char)data[0]) == '\n' || data[0] == 0) {
 | 
				
			||||||
            // LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send
 | 
					            LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send '"<<uart_buf.str()<<"'";
 | 
				
			||||||
            // '"<<uart_buf.str()<<"'";
 | 
					 | 
				
			||||||
            std::cout << uart_buf.str();
 | 
					            std::cout << uart_buf.str();
 | 
				
			||||||
            uart_buf.str("");
 | 
					            uart_buf.str("");
 | 
				
			||||||
        }
 | 
					        }
 | 
				
			||||||
@@ -1062,15 +1085,15 @@ iss::status riscv_hart_m_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned le
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
template<typename BASE, features_e FEAT>
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_m_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned length, uint8_t *const data) {
 | 
					iss::status riscv_hart_m_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned length, uint8_t *const data) {
 | 
				
			||||||
    if(addr==clic_base_addr) { // cliccfg
 | 
					    if(addr==cfg.clic_base) { // cliccfg
 | 
				
			||||||
        *data=clic_cfg_reg;
 | 
					        *data=clic_cfg_reg;
 | 
				
			||||||
        for(auto i=1; i<length; ++i) *(data+i)=0;
 | 
					        for(auto i=1; i<length; ++i) *(data+i)=0;
 | 
				
			||||||
    } else if(addr>=(clic_base_addr+4) && (addr+length)<=(clic_base_addr+8)){ // clicinfo
 | 
					    } else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+8)){ // clicinfo
 | 
				
			||||||
        read_reg_uint32(addr, clic_info_reg, data, length);
 | 
					        read_reg_uint32(addr, clic_info_reg, data, length);
 | 
				
			||||||
    } else if(addr>=(clic_base_addr+0x40) && (addr+length)<=(clic_base_addr+0x40+clic_num_trigger*4)){ // clicinttrig
 | 
					    } else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
 | 
				
			||||||
        auto offset = ((addr&0x7fff)-0x40)/4;
 | 
					        auto offset = ((addr&0x7fff)-0x40)/4;
 | 
				
			||||||
        read_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
 | 
					        read_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
 | 
				
			||||||
    } else if(addr>=(clic_base_addr+0x1000) && (addr+length)<=(clic_base_addr+clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
 | 
					    } else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
 | 
				
			||||||
        auto offset = ((addr&0x7fff)-0x1000)/4;
 | 
					        auto offset = ((addr&0x7fff)-0x1000)/4;
 | 
				
			||||||
        read_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
 | 
					        read_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
 | 
				
			||||||
    } else {
 | 
					    } else {
 | 
				
			||||||
@@ -1081,17 +1104,17 @@ iss::status riscv_hart_m_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned length
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
template<typename BASE, features_e FEAT>
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_m_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned length, const uint8_t *const data) {
 | 
					iss::status riscv_hart_m_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned length, const uint8_t *const data) {
 | 
				
			||||||
    if(addr==clic_base_addr) { // cliccfg
 | 
					    if(addr==cfg.clic_base) { // cliccfg
 | 
				
			||||||
        clic_cfg_reg = *data;
 | 
					        clic_cfg_reg = (clic_cfg_reg&~0x1e) | (*data&0x1e);
 | 
				
			||||||
        clic_cfg_reg&= 0x7e;
 | 
					//    } else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+4)){ // clicinfo
 | 
				
			||||||
//    } else if(addr>=(clic_base_addr+4) && (addr+length)<=(clic_base_addr+4)){ // clicinfo
 | 
					 | 
				
			||||||
//        write_uint32(addr, clic_info_reg, data, length);
 | 
					//        write_uint32(addr, clic_info_reg, data, length);
 | 
				
			||||||
    } else if(addr>=(clic_base_addr+0x40) && (addr+length)<=(clic_base_addr+0xC0)){ // clicinttrig
 | 
					    } else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
 | 
				
			||||||
        auto offset = ((addr&0x7fff)-0x40)/4;
 | 
					        auto offset = ((addr&0x7fff)-0x40)/4;
 | 
				
			||||||
        write_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
 | 
					        write_reg_uint32(addr, clic_inttrig_reg[offset], data, length);
 | 
				
			||||||
    } else if(addr>=(clic_base_addr+0x1000) && (addr+length)<=(clic_base_addr+clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
 | 
					    } else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
 | 
				
			||||||
        auto offset = ((addr&0x7fff)-0x1000)/4;
 | 
					        auto offset = ((addr&0x7fff)-0x1000)/4;
 | 
				
			||||||
        write_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
 | 
					        write_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
 | 
				
			||||||
 | 
					        clic_int_reg[offset].raw &= 0xf0c70101; // clicIntCtlBits->0xf0, clicintattr->0xc7, clicintie->0x1, clicintip->0x1
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
@@ -1102,6 +1125,7 @@ template <typename BASE, features_e FEAT> inline void riscv_hart_m_p<BASE, FEAT>
 | 
				
			|||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT> void riscv_hart_m_p<BASE, FEAT>::check_interrupt() {
 | 
					template <typename BASE, features_e FEAT> void riscv_hart_m_p<BASE, FEAT>::check_interrupt() {
 | 
				
			||||||
 | 
					    //TODO: Implement CLIC functionality
 | 
				
			||||||
    //auto ideleg = csr[mideleg];
 | 
					    //auto ideleg = csr[mideleg];
 | 
				
			||||||
    // Multiple simultaneous interrupts and traps at the same privilege level are
 | 
					    // Multiple simultaneous interrupts and traps at the same privilege level are
 | 
				
			||||||
    // handled in the following decreasing priority order:
 | 
					    // handled in the following decreasing priority order:
 | 
				
			||||||
@@ -1109,8 +1133,8 @@ template <typename BASE, features_e FEAT> void riscv_hart_m_p<BASE, FEAT>::check
 | 
				
			|||||||
    // any synchronous traps.
 | 
					    // any synchronous traps.
 | 
				
			||||||
    auto ena_irq = csr[mip] & csr[mie];
 | 
					    auto ena_irq = csr[mip] & csr[mie];
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    bool mie = state.mstatus.MIE;
 | 
					    bool mstatus_mie = state.mstatus.MIE;
 | 
				
			||||||
    auto m_enabled = this->reg.PRIV < PRIV_M || (this->reg.PRIV == PRIV_M && mie);
 | 
					    auto m_enabled = this->reg.PRIV < PRIV_M || mstatus_mie;
 | 
				
			||||||
    auto enabled_interrupts = m_enabled ? ena_irq : 0;
 | 
					    auto enabled_interrupts = m_enabled ? ena_irq : 0;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    if (enabled_interrupts != 0) {
 | 
					    if (enabled_interrupts != 0) {
 | 
				
			||||||
@@ -1126,7 +1150,7 @@ template <typename BASE, features_e FEAT> void riscv_hart_m_p<BASE, FEAT>::check
 | 
				
			|||||||
template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) {
 | 
					template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::enter_trap(uint64_t flags, uint64_t addr, uint64_t instr) {
 | 
				
			||||||
    // flags are ACTIVE[31:31], CAUSE[30:16], TRAPID[15:0]
 | 
					    // flags are ACTIVE[31:31], CAUSE[30:16], TRAPID[15:0]
 | 
				
			||||||
    // calculate and write mcause val
 | 
					    // calculate and write mcause val
 | 
				
			||||||
    auto trap_id = bit_sub<0, 16>(flags);
 | 
					    auto const trap_id = bit_sub<0, 16>(flags);
 | 
				
			||||||
    auto cause = bit_sub<16, 15>(flags);
 | 
					    auto cause = bit_sub<16, 15>(flags);
 | 
				
			||||||
    // calculate effective privilege level
 | 
					    // calculate effective privilege level
 | 
				
			||||||
    unsigned new_priv = PRIV_M;
 | 
					    unsigned new_priv = PRIV_M;
 | 
				
			||||||
@@ -1182,11 +1206,19 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::e
 | 
				
			|||||||
    state.mstatus.MIE = false;
 | 
					    state.mstatus.MIE = false;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    // get trap vector
 | 
					    // get trap vector
 | 
				
			||||||
    auto ivec = csr[mtvec];
 | 
					    auto xtvec = csr[mtvec];
 | 
				
			||||||
    // calculate addr// set NEXT_PC to trap addressess to jump to based on MODE
 | 
					    // calculate adds// set NEXT_PC to trap addressess to jump to based on MODE
 | 
				
			||||||
 | 
					    if((FEAT & features_e::FEAT_CLIC) && trap_id!=0 && (xtvec & 0x3UL)==3UL) {
 | 
				
			||||||
 | 
					        reg_t data;
 | 
				
			||||||
 | 
					        auto ret = read(address_type::LOGICAL, access_type::READ, 0, csr[mtvt], sizeof(reg_t), reinterpret_cast<uint8_t*>(&data));
 | 
				
			||||||
 | 
					        if(ret == iss::Err)
 | 
				
			||||||
 | 
					            return this->reg.PC;
 | 
				
			||||||
 | 
					        this->reg.NEXT_PC = data;
 | 
				
			||||||
 | 
					    } else {
 | 
				
			||||||
        // bits in mtvec
 | 
					        // bits in mtvec
 | 
				
			||||||
    this->reg.NEXT_PC = ivec & ~0x3UL;
 | 
					        this->reg.NEXT_PC = xtvec & ~0x3UL;
 | 
				
			||||||
    if ((ivec & 0x1) == 1 && trap_id != 0) this->reg.NEXT_PC += 4 * cause;
 | 
					        if ((xtvec & 0x1) == 1 && trap_id != 0) this->reg.NEXT_PC += 4 * cause;
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
    // reset trap state
 | 
					    // reset trap state
 | 
				
			||||||
    this->reg.PRIV = new_priv;
 | 
					    this->reg.PRIV = new_priv;
 | 
				
			||||||
    this->trap_state = 0;
 | 
					    this->trap_state = 0;
 | 
				
			||||||
@@ -1210,6 +1242,7 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_m_p<BASE, FEAT>::l
 | 
				
			|||||||
    this->reg.NEXT_PC = csr[mepc] & get_pc_mask();
 | 
					    this->reg.NEXT_PC = csr[mepc] & get_pc_mask();
 | 
				
			||||||
    CLOG(INFO, disass) << "Executing xRET";
 | 
					    CLOG(INFO, disass) << "Executing xRET";
 | 
				
			||||||
    check_interrupt();
 | 
					    check_interrupt();
 | 
				
			||||||
 | 
					    this->trap_state = this->pending_trap;
 | 
				
			||||||
    return this->reg.NEXT_PC;
 | 
					    return this->reg.NEXT_PC;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -312,14 +312,6 @@ public:
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
    iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
 | 
					    iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    void setMemReadCb(std::function<iss::status(phys_addr_t, unsigned, uint8_t* const)> const& memReadCb) {
 | 
					 | 
				
			||||||
        mem_read_cb = memReadCb;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
    void setMemWriteCb(std::function<iss::status(phys_addr_t, unsigned, const uint8_t* const)> const& memWriteCb) {
 | 
					 | 
				
			||||||
        mem_write_cb = memWriteCb;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
    void set_csr(unsigned addr, reg_t val){
 | 
					    void set_csr(unsigned addr, reg_t val){
 | 
				
			||||||
        csr[addr & csr.page_addr_mask] = val;
 | 
					        csr[addr & csr.page_addr_mask] = val;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
@@ -422,8 +414,6 @@ private:
 | 
				
			|||||||
    }
 | 
					    }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    reg_t mhartid_reg{0x0};
 | 
					    reg_t mhartid_reg{0x0};
 | 
				
			||||||
    std::function<iss::status(phys_addr_t, unsigned, uint8_t *const)>mem_read_cb;
 | 
					 | 
				
			||||||
    std::function<iss::status(phys_addr_t, unsigned, const uint8_t *const)> mem_write_cb;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
protected:
 | 
					protected:
 | 
				
			||||||
    void check_interrupt();
 | 
					    void check_interrupt();
 | 
				
			||||||
@@ -1031,7 +1021,6 @@ template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_fcsr(unsigne
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
template <typename BASE>
 | 
					template <typename BASE>
 | 
				
			||||||
iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
 | 
					iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
 | 
				
			||||||
    if(mem_read_cb) return mem_read_cb(paddr, length, data);
 | 
					 | 
				
			||||||
    switch (paddr.val) {
 | 
					    switch (paddr.val) {
 | 
				
			||||||
    case 0x0200BFF8: { // CLINT base, mtime reg
 | 
					    case 0x0200BFF8: { // CLINT base, mtime reg
 | 
				
			||||||
        if (sizeof(reg_t) < length) return iss::Err;
 | 
					        if (sizeof(reg_t) < length) return iss::Err;
 | 
				
			||||||
@@ -1056,7 +1045,6 @@ iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
template <typename BASE>
 | 
					template <typename BASE>
 | 
				
			||||||
iss::status riscv_hart_msu_vp<BASE>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
 | 
					iss::status riscv_hart_msu_vp<BASE>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
 | 
				
			||||||
    if(mem_write_cb) return mem_write_cb(paddr, length, data);
 | 
					 | 
				
			||||||
    switch (paddr.val) {
 | 
					    switch (paddr.val) {
 | 
				
			||||||
    case 0x10013000: // UART0 base, TXFIFO reg
 | 
					    case 0x10013000: // UART0 base, TXFIFO reg
 | 
				
			||||||
    case 0x10023000: // UART1 base, TXFIFO reg
 | 
					    case 0x10023000: // UART1 base, TXFIFO reg
 | 
				
			||||||
@@ -223,14 +223,6 @@ public:
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
    iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
 | 
					    iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    void setMemReadCb(std::function<iss::status(phys_addr_t, unsigned, uint8_t* const)> const& memReadCb) {
 | 
					 | 
				
			||||||
        mem_read_cb = memReadCb;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
    void setMemWriteCb(std::function<iss::status(phys_addr_t, unsigned, const uint8_t* const)> const& memWriteCb) {
 | 
					 | 
				
			||||||
        mem_write_cb = memWriteCb;
 | 
					 | 
				
			||||||
    }
 | 
					 | 
				
			||||||
 | 
					 | 
				
			||||||
    void set_csr(unsigned addr, reg_t val){
 | 
					    void set_csr(unsigned addr, reg_t val){
 | 
				
			||||||
        csr[addr & csr.page_addr_mask] = val;
 | 
					        csr[addr & csr.page_addr_mask] = val;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
@@ -250,26 +242,24 @@ protected:
 | 
				
			|||||||
         */
 | 
					         */
 | 
				
			||||||
        const std::string core_type_name() const override { return traits<BASE>::core_type; }
 | 
					        const std::string core_type_name() const override { return traits<BASE>::core_type; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        virtual uint64_t get_pc() { return arch.get_pc(); };
 | 
					        uint64_t get_pc() override { return arch.reg.PC; };
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        virtual uint64_t get_next_pc() { return arch.get_next_pc(); };
 | 
					        uint64_t get_next_pc() override { return arch.reg.NEXT_PC; };
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        uint64_t get_instr_word() override { return arch.instruction; }
 | 
					        uint64_t get_instr_word() override { return arch.instruction; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        uint64_t get_instr_count() { return arch.icount; }
 | 
					        uint64_t get_instr_count() override { return arch.icount; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        uint64_t get_pendig_traps() override { return arch.trap_state; }
 | 
					        uint64_t get_pendig_traps() override { return arch.trap_state; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        uint64_t get_total_cycles() override { return arch.icount + arch.cycle_offset; }
 | 
					        uint64_t get_total_cycles() override { return arch.icount + arch.cycle_offset; }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        virtual void set_curr_instr_cycles(unsigned cycles) { arch.cycle_offset += cycles - 1; };
 | 
					        void set_curr_instr_cycles(unsigned cycles) override { arch.cycle_offset += cycles - 1; };
 | 
				
			||||||
 | 
					
 | 
				
			||||||
        riscv_hart_mu_p<BASE, FEAT> &arch;
 | 
					        riscv_hart_mu_p<BASE, FEAT> &arch;
 | 
				
			||||||
    };
 | 
					    };
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    friend struct riscv_instrumentation_if;
 | 
					    friend struct riscv_instrumentation_if;
 | 
				
			||||||
    addr_t get_pc() { return this->reg.PC; }
 | 
					 | 
				
			||||||
    addr_t get_next_pc() { return this->reg.NEXT_PC; }
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
    virtual iss::status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data);
 | 
					    virtual iss::status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data);
 | 
				
			||||||
    virtual iss::status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data);
 | 
					    virtual iss::status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data);
 | 
				
			||||||
@@ -314,6 +304,8 @@ protected:
 | 
				
			|||||||
        uint32_t raw;
 | 
					        uint32_t raw;
 | 
				
			||||||
    };
 | 
					    };
 | 
				
			||||||
    std::vector<clic_int_reg_t> clic_int_reg;
 | 
					    std::vector<clic_int_reg_t> clic_int_reg;
 | 
				
			||||||
 | 
					    uint8_t clic_mprev_lvl{0}, clic_uprev_lvl{0};
 | 
				
			||||||
 | 
					    uint8_t clic_mact_lvl{0}, clic_uact_lvl{0};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    std::vector<uint8_t> tcm;
 | 
					    std::vector<uint8_t> tcm;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -329,6 +321,7 @@ protected:
 | 
				
			|||||||
    iss::status read_time(unsigned addr, reg_t &val);
 | 
					    iss::status read_time(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status read_status(unsigned addr, reg_t &val);
 | 
					    iss::status read_status(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_status(unsigned addr, reg_t val);
 | 
					    iss::status write_status(unsigned addr, reg_t val);
 | 
				
			||||||
 | 
					    iss::status read_cause(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_cause(unsigned addr, reg_t val);
 | 
					    iss::status write_cause(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status read_ie(unsigned addr, reg_t &val);
 | 
					    iss::status read_ie(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_ie(unsigned addr, reg_t val);
 | 
					    iss::status write_ie(unsigned addr, reg_t val);
 | 
				
			||||||
@@ -337,8 +330,9 @@ protected:
 | 
				
			|||||||
    iss::status write_edeleg(unsigned addr, reg_t val);
 | 
					    iss::status write_edeleg(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status read_hartid(unsigned addr, reg_t &val);
 | 
					    iss::status read_hartid(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_epc(unsigned addr, reg_t val);
 | 
					    iss::status write_epc(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status write_intstatus(unsigned addr, reg_t val);
 | 
					    iss::status read_intstatus(unsigned addr, reg_t& val);
 | 
				
			||||||
    iss::status write_intthresh(unsigned addr, reg_t val);
 | 
					    iss::status write_intthresh(unsigned addr, reg_t val);
 | 
				
			||||||
 | 
					    iss::status write_xtvt(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status write_dcsr_dcsr(unsigned addr, reg_t val);
 | 
					    iss::status write_dcsr_dcsr(unsigned addr, reg_t val);
 | 
				
			||||||
    iss::status read_dcsr_reg(unsigned addr, reg_t &val);
 | 
					    iss::status read_dcsr_reg(unsigned addr, reg_t &val);
 | 
				
			||||||
    iss::status write_dcsr_reg(unsigned addr, reg_t val);
 | 
					    iss::status write_dcsr_reg(unsigned addr, reg_t val);
 | 
				
			||||||
@@ -357,8 +351,6 @@ protected:
 | 
				
			|||||||
    }
 | 
					    }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    reg_t mhartid_reg{0x0};
 | 
					    reg_t mhartid_reg{0x0};
 | 
				
			||||||
    std::function<iss::status(phys_addr_t, unsigned, uint8_t *const)>mem_read_cb;
 | 
					 | 
				
			||||||
    std::function<iss::status(phys_addr_t, unsigned, const uint8_t *const)> mem_write_cb;
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
    void check_interrupt();
 | 
					    void check_interrupt();
 | 
				
			||||||
    bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
 | 
					    bool pmp_check(const access_type type, const uint64_t addr, const unsigned len);
 | 
				
			||||||
@@ -367,7 +359,7 @@ protected:
 | 
				
			|||||||
    std::vector<std::function<mem_write_f>> memfn_write;
 | 
					    std::vector<std::function<mem_write_f>> memfn_write;
 | 
				
			||||||
    void insert_mem_range(uint64_t, uint64_t, std::function<mem_read_f>, std::function<mem_write_f>);
 | 
					    void insert_mem_range(uint64_t, uint64_t, std::function<mem_read_f>, std::function<mem_write_f>);
 | 
				
			||||||
    feature_config cfg;
 | 
					    feature_config cfg;
 | 
				
			||||||
    unsigned mcause_max_irq{16};
 | 
					    unsigned mcause_max_irq{(FEAT&features_e::FEAT_CLIC)?4096:16};
 | 
				
			||||||
    inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
 | 
					    inline bool debug_mode_active() {return this->reg.PRIV&0x4;}
 | 
				
			||||||
};
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -381,7 +373,6 @@ riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p(feature_config cfg)
 | 
				
			|||||||
    csr[mvendorid] = 0x669;
 | 
					    csr[mvendorid] = 0x669;
 | 
				
			||||||
    csr[marchid] = traits<BASE>::MARCHID_VAL;
 | 
					    csr[marchid] = traits<BASE>::MARCHID_VAL;
 | 
				
			||||||
    csr[mimpid] = 1;
 | 
					    csr[mimpid] = 1;
 | 
				
			||||||
    csr[mclicbase] = cfg.clic_base; // TODO: should be taken from YAML file
 | 
					 | 
				
			||||||
 | 
					
 | 
				
			||||||
    uart_buf.str("");
 | 
					    uart_buf.str("");
 | 
				
			||||||
    for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
 | 
					    for (unsigned addr = mhpmcounter3; addr <= mhpmcounter31; ++addr){
 | 
				
			||||||
@@ -404,10 +395,10 @@ riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p(feature_config cfg)
 | 
				
			|||||||
        //csr_wr_cb[addr] = &this_class::write_csr_reg;
 | 
					        //csr_wr_cb[addr] = &this_class::write_csr_reg;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    // common regs
 | 
					    // common regs
 | 
				
			||||||
    const std::array<unsigned, 14> addrs{{
 | 
					    const std::array<unsigned, 12> addrs{{
 | 
				
			||||||
        misa, mvendorid, marchid, mimpid,
 | 
					        misa, mvendorid, marchid, mimpid,
 | 
				
			||||||
        mepc, mtvec, mscratch, mcause, mtval,
 | 
					        mepc, mtvec, mscratch, mtval,
 | 
				
			||||||
        uepc, utvec, uscratch, ucause, utval,
 | 
					        uepc, utvec, uscratch, utval,
 | 
				
			||||||
    }};
 | 
					    }};
 | 
				
			||||||
    for(auto addr: addrs) {
 | 
					    for(auto addr: addrs) {
 | 
				
			||||||
        csr_rd_cb[addr] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[addr] = &this_class::read_csr_reg;
 | 
				
			||||||
@@ -431,6 +422,7 @@ riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p(feature_config cfg)
 | 
				
			|||||||
    csr_wr_cb[minstreth] = &this_class::write_instret;
 | 
					    csr_wr_cb[minstreth] = &this_class::write_instret;
 | 
				
			||||||
    csr_rd_cb[mstatus] = &this_class::read_status;
 | 
					    csr_rd_cb[mstatus] = &this_class::read_status;
 | 
				
			||||||
    csr_wr_cb[mstatus] = &this_class::write_status;
 | 
					    csr_wr_cb[mstatus] = &this_class::write_status;
 | 
				
			||||||
 | 
					    csr_rd_cb[mcause] = &this_class::read_cause;
 | 
				
			||||||
    csr_wr_cb[mcause] = &this_class::write_cause;
 | 
					    csr_wr_cb[mcause] = &this_class::write_cause;
 | 
				
			||||||
    csr_rd_cb[mtvec] = &this_class::read_tvec;
 | 
					    csr_rd_cb[mtvec] = &this_class::read_tvec;
 | 
				
			||||||
    csr_wr_cb[mepc] = &this_class::write_epc;
 | 
					    csr_wr_cb[mepc] = &this_class::write_epc;
 | 
				
			||||||
@@ -468,29 +460,38 @@ riscv_hart_mu_p<BASE, FEAT>::riscv_hart_mu_p(feature_config cfg)
 | 
				
			|||||||
        csr_wr_cb[uepc] = &this_class::write_epc;
 | 
					        csr_wr_cb[uepc] = &this_class::write_epc;
 | 
				
			||||||
        csr_rd_cb[ustatus] = &this_class::read_status;
 | 
					        csr_rd_cb[ustatus] = &this_class::read_status;
 | 
				
			||||||
        csr_wr_cb[ustatus] = &this_class::write_status;
 | 
					        csr_wr_cb[ustatus] = &this_class::write_status;
 | 
				
			||||||
 | 
					        csr_rd_cb[ucause] = &this_class::read_cause;
 | 
				
			||||||
        csr_wr_cb[ucause] = &this_class::write_cause;
 | 
					        csr_wr_cb[ucause] = &this_class::write_cause;
 | 
				
			||||||
        csr_rd_cb[utvec] = &this_class::read_tvec;
 | 
					        csr_rd_cb[utvec] = &this_class::read_tvec;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    if(FEAT & FEAT_CLIC) {
 | 
					    if(FEAT & FEAT_CLIC) {
 | 
				
			||||||
        csr_rd_cb[mtvt] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[mtvt] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mtvt] = &this_class::write_csr_reg;
 | 
					        csr_wr_cb[mtvt] = &this_class::write_xtvt;
 | 
				
			||||||
        csr_rd_cb[mxnti] = &this_class::read_csr_reg;
 | 
					//        csr_rd_cb[mxnti] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mxnti] = &this_class::write_csr_reg;
 | 
					//        csr_wr_cb[mxnti] = &this_class::write_csr_reg;
 | 
				
			||||||
        csr_rd_cb[mintstatus] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[mintstatus] = &this_class::read_intstatus;
 | 
				
			||||||
        csr_wr_cb[mintstatus] = &this_class::write_null;
 | 
					        csr_wr_cb[mintstatus] = &this_class::write_null;
 | 
				
			||||||
        csr_rd_cb[mscratchcsw] = &this_class::read_csr_reg;
 | 
					//        csr_rd_cb[mscratchcsw] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mscratchcsw] = &this_class::write_csr_reg;
 | 
					//        csr_wr_cb[mscratchcsw] = &this_class::write_csr_reg;
 | 
				
			||||||
        csr_rd_cb[mscratchcswl] = &this_class::read_csr_reg;
 | 
					//        csr_rd_cb[mscratchcswl] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mscratchcswl] = &this_class::write_csr_reg;
 | 
					//        csr_wr_cb[mscratchcswl] = &this_class::write_csr_reg;
 | 
				
			||||||
        csr_rd_cb[mintthresh] = &this_class::read_csr_reg;
 | 
					        csr_rd_cb[mintthresh] = &this_class::read_csr_reg;
 | 
				
			||||||
        csr_wr_cb[mintthresh] = &this_class::write_intthresh;
 | 
					        csr_wr_cb[mintthresh] = &this_class::write_intthresh;
 | 
				
			||||||
        csr_rd_cb[mclicbase] = &this_class::read_csr_reg;
 | 
					        if(FEAT & FEAT_EXT_N){
 | 
				
			||||||
        csr_wr_cb[mclicbase] = &this_class::write_null;
 | 
					            csr_rd_cb[utvt] = &this_class::read_csr_reg;
 | 
				
			||||||
 | 
					            csr_wr_cb[utvt] = &this_class::write_xtvt;
 | 
				
			||||||
        clic_int_reg.resize(cfg.clic_num_irq);
 | 
					            csr_rd_cb[uintstatus] = &this_class::read_intstatus;
 | 
				
			||||||
        clic_cfg_reg=0x20;
 | 
					            csr_wr_cb[uintstatus] = &this_class::write_null;
 | 
				
			||||||
 | 
					            csr_rd_cb[uintthresh] = &this_class::read_csr_reg;
 | 
				
			||||||
 | 
					            csr_wr_cb[uintthresh] = &this_class::write_intthresh;
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					        clic_int_reg.resize(cfg.clic_num_irq,  clic_int_reg_t{.raw=0});
 | 
				
			||||||
 | 
					        clic_cfg_reg=0x30;
 | 
				
			||||||
        clic_info_reg = (/*CLICINTCTLBITS*/ 4U<<21) + cfg.clic_num_irq;
 | 
					        clic_info_reg = (/*CLICINTCTLBITS*/ 4U<<21) + cfg.clic_num_irq;
 | 
				
			||||||
        mcause_max_irq=cfg.clic_num_irq+16;
 | 
					        clic_mact_lvl = clic_mprev_lvl = (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					        clic_uact_lvl = clic_uprev_lvl = (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					        csr[mintthresh] = (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					        csr[uintthresh] = (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
        insert_mem_range(cfg.clic_base, 0x5000UL,
 | 
					        insert_mem_range(cfg.clic_base, 0x5000UL,
 | 
				
			||||||
                [this](phys_addr_t addr, unsigned length, uint8_t * const data) { return read_clic(addr.val, length, data);},
 | 
					                [this](phys_addr_t addr, unsigned length, uint8_t * const data) { return read_clic(addr.val, length, data);},
 | 
				
			||||||
                [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {return write_clic(addr.val, length, data);});
 | 
					                [this](phys_addr_t addr, unsigned length, uint8_t const * const data) {return write_clic(addr.val, length, data);});
 | 
				
			||||||
@@ -526,10 +527,10 @@ template <typename BASE, features_e FEAT> std::pair<uint64_t, bool> riscv_hart_m
 | 
				
			|||||||
    if (fp) {
 | 
					    if (fp) {
 | 
				
			||||||
        std::array<char, 5> buf;
 | 
					        std::array<char, 5> buf;
 | 
				
			||||||
        auto n = fread(buf.data(), 1, 4, fp);
 | 
					        auto n = fread(buf.data(), 1, 4, fp);
 | 
				
			||||||
 | 
					        fclose(fp);
 | 
				
			||||||
        if (n != 4) throw std::runtime_error("input file has insufficient size");
 | 
					        if (n != 4) throw std::runtime_error("input file has insufficient size");
 | 
				
			||||||
        buf[4] = 0;
 | 
					        buf[4] = 0;
 | 
				
			||||||
        if (strcmp(buf.data() + 1, "ELF") == 0) {
 | 
					        if (strcmp(buf.data() + 1, "ELF") == 0) {
 | 
				
			||||||
            fclose(fp);
 | 
					 | 
				
			||||||
            // Create elfio reader
 | 
					            // Create elfio reader
 | 
				
			||||||
            ELFIO::elfio reader;
 | 
					            ELFIO::elfio reader;
 | 
				
			||||||
            // Load ELF data
 | 
					            // Load ELF data
 | 
				
			||||||
@@ -708,7 +709,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read(const address_type type, const acc
 | 
				
			|||||||
                if(!pmp_check(access, addr, length) && !is_debug(access)) {
 | 
					                if(!pmp_check(access, addr, length) && !is_debug(access)) {
 | 
				
			||||||
                    fault_data = addr;
 | 
					                    fault_data = addr;
 | 
				
			||||||
                    if (is_debug(access)) throw trap_access(0, addr);
 | 
					                    if (is_debug(access)) throw trap_access(0, addr);
 | 
				
			||||||
                    this->trap_state = (1 << 31) | ((access==access_type::FETCH?1:5) << 16); // issue trap 1
 | 
					                    this->trap_state = (1UL << 31) | ((access==access_type::FETCH?1:5) << 16); // issue trap 1
 | 
				
			||||||
                    return iss::Err;
 | 
					                    return iss::Err;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
@@ -716,12 +717,12 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read(const address_type type, const acc
 | 
				
			|||||||
            if (unlikely(is_fetch(access) && (addr&(alignment-1)))) {
 | 
					            if (unlikely(is_fetch(access) && (addr&(alignment-1)))) {
 | 
				
			||||||
                fault_data = addr;
 | 
					                fault_data = addr;
 | 
				
			||||||
                if (is_debug(access)) throw trap_access(0, addr);
 | 
					                if (is_debug(access)) throw trap_access(0, addr);
 | 
				
			||||||
                this->trap_state = (1 << 31); // issue trap 0
 | 
					                this->trap_state = (1UL << 31); // issue trap 0
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
            try {
 | 
					            try {
 | 
				
			||||||
                if(!is_debug(access) && (addr&(alignment-1))){
 | 
					                if(!is_debug(access) && (addr&(alignment-1))){
 | 
				
			||||||
                    this->trap_state = 1<<31 | 4<<16;
 | 
					                    this->trap_state = (1UL << 31) | 4<<16;
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                    return iss::Err;
 | 
					                    return iss::Err;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
@@ -740,12 +741,12 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read(const address_type type, const acc
 | 
				
			|||||||
                    res = read_mem( phys_addr, length, data);
 | 
					                    res = read_mem( phys_addr, length, data);
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                if (unlikely(res != iss::Ok)){
 | 
					                if (unlikely(res != iss::Ok)){
 | 
				
			||||||
                    this->trap_state = (1 << 31) | (5 << 16); // issue trap 5 (load access fault
 | 
					                    this->trap_state = (1UL << 31) | (5 << 16); // issue trap 5 (load access fault
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                return res;
 | 
					                return res;
 | 
				
			||||||
            } catch (trap_access &ta) {
 | 
					            } catch (trap_access &ta) {
 | 
				
			||||||
                this->trap_state = (1 << 31) | ta.id;
 | 
					                this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
                fault_data=ta.addr;
 | 
					                fault_data=ta.addr;
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
@@ -771,7 +772,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read(const address_type type, const acc
 | 
				
			|||||||
        }
 | 
					        }
 | 
				
			||||||
        return iss::Ok;
 | 
					        return iss::Ok;
 | 
				
			||||||
    } catch (trap_access &ta) {
 | 
					    } catch (trap_access &ta) {
 | 
				
			||||||
        this->trap_state = (1 << 31) | ta.id;
 | 
					        this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
        fault_data=ta.addr;
 | 
					        fault_data=ta.addr;
 | 
				
			||||||
        return iss::Err;
 | 
					        return iss::Err;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
@@ -810,19 +811,19 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write(const address_type type, const ac
 | 
				
			|||||||
                if(!pmp_check(access, addr, length) && (access&access_type::DEBUG) != access_type::DEBUG) {
 | 
					                if(!pmp_check(access, addr, length) && (access&access_type::DEBUG) != access_type::DEBUG) {
 | 
				
			||||||
                    fault_data = addr;
 | 
					                    fault_data = addr;
 | 
				
			||||||
                    if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
 | 
					                    if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
 | 
				
			||||||
                    this->trap_state = (1 << 31) | (7 << 16); // issue trap 1
 | 
					                    this->trap_state = (1UL << 31) | (7 << 16); // issue trap 1
 | 
				
			||||||
                    return iss::Err;
 | 
					                    return iss::Err;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
            if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
 | 
					            if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
 | 
				
			||||||
                fault_data = addr;
 | 
					                fault_data = addr;
 | 
				
			||||||
                if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
 | 
					                if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
 | 
				
			||||||
                this->trap_state = (1 << 31); // issue trap 0
 | 
					                this->trap_state = (1UL << 31); // issue trap 0
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
            try {
 | 
					            try {
 | 
				
			||||||
                if(length>1 && (addr&(length-1)) && (access&access_type::DEBUG) != access_type::DEBUG){
 | 
					                if(length>1 && (addr&(length-1)) && (access&access_type::DEBUG) != access_type::DEBUG){
 | 
				
			||||||
                    this->trap_state = 1<<31 | 6<<16;
 | 
					                    this->trap_state = (1UL << 31) | 6<<16;
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                    return iss::Err;
 | 
					                    return iss::Err;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
@@ -841,12 +842,12 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write(const address_type type, const ac
 | 
				
			|||||||
                    res = write_mem( phys_addr, length, data);
 | 
					                    res = write_mem( phys_addr, length, data);
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                if (unlikely(res != iss::Ok)) {
 | 
					                if (unlikely(res != iss::Ok)) {
 | 
				
			||||||
                    this->trap_state = (1 << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
 | 
					                    this->trap_state = (1UL << 31) | (7 << 16); // issue trap 7 (Store/AMO access fault)
 | 
				
			||||||
                    fault_data=addr;
 | 
					                    fault_data=addr;
 | 
				
			||||||
                }
 | 
					                }
 | 
				
			||||||
                return res;
 | 
					                return res;
 | 
				
			||||||
            } catch (trap_access &ta) {
 | 
					            } catch (trap_access &ta) {
 | 
				
			||||||
                this->trap_state = (1 << 31) | ta.id;
 | 
					                this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
                fault_data=ta.addr;
 | 
					                fault_data=ta.addr;
 | 
				
			||||||
                return iss::Err;
 | 
					                return iss::Err;
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
@@ -906,7 +907,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write(const address_type type, const ac
 | 
				
			|||||||
        }
 | 
					        }
 | 
				
			||||||
        return iss::Ok;
 | 
					        return iss::Ok;
 | 
				
			||||||
    } catch (trap_access &ta) {
 | 
					    } catch (trap_access &ta) {
 | 
				
			||||||
        this->trap_state = (1 << 31) | ta.id;
 | 
					        this->trap_state = (1UL << 31) | ta.id;
 | 
				
			||||||
        fault_data=ta.addr;
 | 
					        fault_data=ta.addr;
 | 
				
			||||||
        return iss::Err;
 | 
					        return iss::Err;
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
@@ -1016,24 +1017,60 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT
 | 
				
			|||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_tvec(unsigned addr, reg_t &val) {
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_tvec(unsigned addr, reg_t &val) {
 | 
				
			||||||
    val = csr[addr] & ~2;
 | 
					    val = FEAT & features_e::FEAT_CLIC? csr[addr] : csr[addr] & ~2;
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_status(unsigned addr, reg_t &val) {
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_status(unsigned addr, reg_t &val) {
 | 
				
			||||||
    auto req_priv_lvl = (addr >> 8) & 0x3;
 | 
					    val = state.mstatus & hart_state_type::get_mask((addr >> 8) & 0x3);
 | 
				
			||||||
    val = state.mstatus & hart_state_type::get_mask(req_priv_lvl);
 | 
					 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_status(unsigned addr, reg_t val) {
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_status(unsigned addr, reg_t val) {
 | 
				
			||||||
    auto req_priv_lvl = (addr >> 8) & 0x3;
 | 
					    state.write_mstatus(val, (addr >> 8) & 0x3);
 | 
				
			||||||
    state.write_mstatus(val, req_priv_lvl);
 | 
					 | 
				
			||||||
    check_interrupt();
 | 
					    check_interrupt();
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::read_cause(unsigned addr, reg_t &val) {
 | 
				
			||||||
 | 
					    if((FEAT & features_e::FEAT_CLIC) && (csr[mtvec]&0x3)==3) {
 | 
				
			||||||
 | 
					        val = csr[addr] & ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1) | (0xfUL<<16));
 | 
				
			||||||
 | 
					        auto mode = (addr >> 8) & 0x3;
 | 
				
			||||||
 | 
					        switch(mode) {
 | 
				
			||||||
 | 
					        case 0:
 | 
				
			||||||
 | 
					            val |= clic_uprev_lvl<<16;
 | 
				
			||||||
 | 
					            val |= state.mstatus.UPIE<<27;
 | 
				
			||||||
 | 
					            break;
 | 
				
			||||||
 | 
					        default:
 | 
				
			||||||
 | 
					            val |= clic_mprev_lvl<<16;
 | 
				
			||||||
 | 
					            val |= state.mstatus.MPIE<<27;
 | 
				
			||||||
 | 
					            val |= state.mstatus.MPP<<28;
 | 
				
			||||||
 | 
					            break;
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					    } else
 | 
				
			||||||
 | 
					        val = csr[addr] & ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1));
 | 
				
			||||||
 | 
					    return iss::Ok;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_cause(unsigned addr, reg_t val) {
 | 
					template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT>::write_cause(unsigned addr, reg_t val) {
 | 
				
			||||||
    csr[addr] = val & ((1UL<<(traits<BASE>::XLEN-1))|(mcause_max_irq-1));
 | 
					    if((FEAT & features_e::FEAT_CLIC) && (csr[mtvec]&0x3)==3) {
 | 
				
			||||||
 | 
					        auto mask = ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1) | (0xfUL<<16));
 | 
				
			||||||
 | 
					        csr[addr] = (val & mask) | (csr[addr] & ~mask);
 | 
				
			||||||
 | 
					        auto mode = (addr >> 8) & 0x3;
 | 
				
			||||||
 | 
					        switch(mode) {
 | 
				
			||||||
 | 
					        case 0:
 | 
				
			||||||
 | 
					            clic_uprev_lvl = ((val>>16)&0xff) | (1<<(8-cfg. clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					            state.mstatus.UPIE=(val>>27)&0x1;
 | 
				
			||||||
 | 
					            break;
 | 
				
			||||||
 | 
					        default:
 | 
				
			||||||
 | 
					            clic_mprev_lvl = ((val>>16)&0xff) | (1<<(8-cfg. clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					            state.mstatus.MPIE=(val>>27)&0x1;
 | 
				
			||||||
 | 
					            state.mstatus.MPP=(val>>28)&0x3;
 | 
				
			||||||
 | 
					            break;
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					    } else {
 | 
				
			||||||
 | 
					        auto mask = ((1UL<<(traits<BASE>::XLEN-1)) | (mcause_max_irq-1));
 | 
				
			||||||
 | 
					        csr[addr] = (val & mask) | (csr[addr] & ~mask);
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -1121,15 +1158,29 @@ template <typename BASE, features_e FEAT> iss::status riscv_hart_mu_p<BASE, FEAT
 | 
				
			|||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
 | 
					iss::status riscv_hart_mu_p<BASE, FEAT>::read_intstatus(unsigned addr, reg_t& val) {
 | 
				
			||||||
 | 
					    auto mode = (addr >> 8) & 0x3;
 | 
				
			||||||
 | 
					    val = clic_uprev_lvl&0xff;
 | 
				
			||||||
 | 
					    if(mode==0x3)
 | 
				
			||||||
 | 
					        val += (clic_mprev_lvl&0xff) <<24;
 | 
				
			||||||
 | 
					    return iss::Ok;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template<typename BASE, features_e FEAT>
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::write_intthresh(unsigned addr, reg_t val) {
 | 
					iss::status riscv_hart_mu_p<BASE, FEAT>::write_intthresh(unsigned addr, reg_t val) {
 | 
				
			||||||
    csr[addr]= val &0xff;
 | 
					    csr[addr]= (val &0xff) | (1<<(cfg.clic_int_ctl_bits)) - 1;
 | 
				
			||||||
 | 
					    return iss::Ok;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
 | 
					iss::status riscv_hart_mu_p<BASE, FEAT>::write_xtvt(unsigned addr, reg_t val) {
 | 
				
			||||||
 | 
					    csr[addr]= val & ~0x3fULL;
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT>
 | 
					template <typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
 | 
					iss::status riscv_hart_mu_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
 | 
				
			||||||
    if(mem_read_cb) return mem_read_cb(paddr, length, data);
 | 
					 | 
				
			||||||
    switch (paddr.val) {
 | 
					    switch (paddr.val) {
 | 
				
			||||||
    case 0x0200BFF8: { // CLINT base, mtime reg
 | 
					    case 0x0200BFF8: { // CLINT base, mtime reg
 | 
				
			||||||
        if (sizeof(reg_t) < length) return iss::Err;
 | 
					        if (sizeof(reg_t) < length) return iss::Err;
 | 
				
			||||||
@@ -1154,7 +1205,6 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read_mem(phys_addr_t paddr, unsigned le
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT>
 | 
					template <typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
 | 
					iss::status riscv_hart_mu_p<BASE, FEAT>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
 | 
				
			||||||
    if(mem_write_cb) return mem_write_cb(paddr, length, data);
 | 
					 | 
				
			||||||
    switch (paddr.val) {
 | 
					    switch (paddr.val) {
 | 
				
			||||||
    case 0x10013000: // UART0 base, TXFIFO reg
 | 
					    case 0x10013000: // UART0 base, TXFIFO reg
 | 
				
			||||||
    case 0x10023000: // UART1 base, TXFIFO reg
 | 
					    case 0x10023000: // UART1 base, TXFIFO reg
 | 
				
			||||||
@@ -1251,8 +1301,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::read_clic(uint64_t addr, unsigned lengt
 | 
				
			|||||||
template<typename BASE, features_e FEAT>
 | 
					template<typename BASE, features_e FEAT>
 | 
				
			||||||
iss::status riscv_hart_mu_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned length, const uint8_t *const data) {
 | 
					iss::status riscv_hart_mu_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned length, const uint8_t *const data) {
 | 
				
			||||||
    if(addr==cfg.clic_base) { // cliccfg
 | 
					    if(addr==cfg.clic_base) { // cliccfg
 | 
				
			||||||
        clic_cfg_reg = *data;
 | 
					        clic_cfg_reg = (clic_cfg_reg&~0x1e) | (*data&0x1e);
 | 
				
			||||||
        clic_cfg_reg&= 0x7e;
 | 
					 | 
				
			||||||
//    } else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+4)){ // clicinfo
 | 
					//    } else if(addr>=(cfg.clic_base+4) && (addr+length)<=(cfg.clic_base+4)){ // clicinfo
 | 
				
			||||||
//        write_uint32(addr, clic_info_reg, data, length);
 | 
					//        write_uint32(addr, clic_info_reg, data, length);
 | 
				
			||||||
    } else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
 | 
					    } else if(addr>=(cfg.clic_base+0x40) && (addr+length)<=(cfg.clic_base+0x40+cfg.clic_num_trigger*4)){ // clicinttrig
 | 
				
			||||||
@@ -1261,6 +1310,7 @@ iss::status riscv_hart_mu_p<BASE, FEAT>::write_clic(uint64_t addr, unsigned leng
 | 
				
			|||||||
    } else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
 | 
					    } else if(addr>=(cfg.clic_base+0x1000) && (addr+length)<=(cfg.clic_base+0x1000+cfg.clic_num_irq*4)){ // clicintip/clicintie/clicintattr/clicintctl
 | 
				
			||||||
        auto offset = ((addr&0x7fff)-0x1000)/4;
 | 
					        auto offset = ((addr&0x7fff)-0x1000)/4;
 | 
				
			||||||
        write_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
 | 
					        write_reg_uint32(addr, clic_int_reg[offset].raw, data, length);
 | 
				
			||||||
 | 
					        clic_int_reg[offset].raw &= 0xf0c70101; // clicIntCtlBits->0xf0, clicintattr->0xc7, clicintie->0x1, clicintip->0x1
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    return iss::Ok;
 | 
					    return iss::Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
@@ -1271,6 +1321,7 @@ template <typename BASE, features_e FEAT> inline void riscv_hart_mu_p<BASE, FEAT
 | 
				
			|||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename BASE, features_e FEAT> void riscv_hart_mu_p<BASE, FEAT>::check_interrupt() {
 | 
					template <typename BASE, features_e FEAT> void riscv_hart_mu_p<BASE, FEAT>::check_interrupt() {
 | 
				
			||||||
 | 
					    //TODO: Implement CLIC functionality
 | 
				
			||||||
    auto ideleg = csr[mideleg];
 | 
					    auto ideleg = csr[mideleg];
 | 
				
			||||||
    // Multiple simultaneous interrupts and traps at the same privilege level are
 | 
					    // Multiple simultaneous interrupts and traps at the same privilege level are
 | 
				
			||||||
    // handled in the following decreasing priority order:
 | 
					    // handled in the following decreasing priority order:
 | 
				
			||||||
@@ -1278,8 +1329,8 @@ template <typename BASE, features_e FEAT> void riscv_hart_mu_p<BASE, FEAT>::chec
 | 
				
			|||||||
    // any synchronous traps.
 | 
					    // any synchronous traps.
 | 
				
			||||||
    auto ena_irq = csr[mip] & csr[mie];
 | 
					    auto ena_irq = csr[mip] & csr[mie];
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    bool mie = state.mstatus.MIE;
 | 
					    bool mstatus_mie = state.mstatus.MIE;
 | 
				
			||||||
    auto m_enabled = this->reg.PRIV < PRIV_M ||  mie;
 | 
					    auto m_enabled = this->reg.PRIV < PRIV_M || mstatus_mie;
 | 
				
			||||||
    auto enabled_interrupts = m_enabled ? ena_irq & ~ideleg : 0;
 | 
					    auto enabled_interrupts = m_enabled ? ena_irq & ~ideleg : 0;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    if (enabled_interrupts != 0) {
 | 
					    if (enabled_interrupts != 0) {
 | 
				
			||||||
@@ -1368,13 +1419,26 @@ template <typename BASE, features_e FEAT> uint64_t riscv_hart_mu_p<BASE, FEAT>::
 | 
				
			|||||||
    }
 | 
					    }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    // get trap vector
 | 
					    // get trap vector
 | 
				
			||||||
    auto ivec = csr[utvec | (new_priv << 8)];
 | 
					    auto xtvec = csr[utvec | (new_priv << 8)];
 | 
				
			||||||
    // calculate addr// set NEXT_PC to trap addressess to jump to based on MODE
 | 
					    // calculate addr// set NEXT_PC to trap addressess to jump to based on MODE
 | 
				
			||||||
    // bits in mtvec
 | 
					    // bits in mtvec
 | 
				
			||||||
    this->reg.NEXT_PC = ivec & ~0x3UL;
 | 
					    if((FEAT & features_e::FEAT_CLIC) && trap_id!=0 &&  (xtvec & 0x3UL)==3UL) {
 | 
				
			||||||
    if ((ivec & 0x1) == 1 && trap_id != 0) this->reg.NEXT_PC += 4 * cause;
 | 
					        reg_t data;
 | 
				
			||||||
 | 
					        auto ret = read(address_type::LOGICAL, access_type::READ, 0, csr[mtvt], sizeof(reg_t), reinterpret_cast<uint8_t*>(&data));
 | 
				
			||||||
 | 
					        if(ret == iss::Err)
 | 
				
			||||||
 | 
					            return this->reg.PC;
 | 
				
			||||||
 | 
					        this->reg.NEXT_PC = data;
 | 
				
			||||||
 | 
					    } else {
 | 
				
			||||||
 | 
					        this->reg.NEXT_PC = xtvec & ~0x3UL;
 | 
				
			||||||
 | 
					        if ((xtvec & 0x1) == 1 && trap_id != 0)
 | 
				
			||||||
 | 
					            this->reg.NEXT_PC += 4 * cause;
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
    std::array<char, 32> buffer;
 | 
					    std::array<char, 32> buffer;
 | 
				
			||||||
 | 
					#if defined(_MSC_VER)
 | 
				
			||||||
 | 
					    sprintf(buffer.data(), "0x%016llx", addr);
 | 
				
			||||||
 | 
					#else
 | 
				
			||||||
    sprintf(buffer.data(), "0x%016lx", addr);
 | 
					    sprintf(buffer.data(), "0x%016lx", addr);
 | 
				
			||||||
 | 
					#endif
 | 
				
			||||||
    if((flags&0xffffffff) != 0xffffffff)
 | 
					    if((flags&0xffffffff) != 0xffffffff)
 | 
				
			||||||
    CLOG(INFO, disass) << (trap_id ? "Interrupt" : "Trap") << " with cause '"
 | 
					    CLOG(INFO, disass) << (trap_id ? "Interrupt" : "Trap") << " with cause '"
 | 
				
			||||||
                       << (trap_id ? irq_str[cause] : trap_str[cause]) << "' (" << cause << ")"
 | 
					                       << (trap_id ? irq_str[cause] : trap_str[cause]) << "' (" << cause << ")"
 | 
				
			||||||
@@ -30,9 +30,9 @@
 | 
				
			|||||||
 *
 | 
					 *
 | 
				
			||||||
 *******************************************************************************/
 | 
					 *******************************************************************************/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					#include "tgc_c.h"
 | 
				
			||||||
#include "util/ities.h"
 | 
					#include "util/ities.h"
 | 
				
			||||||
#include <util/logging.h>
 | 
					#include <util/logging.h>
 | 
				
			||||||
#include <iss/arch/tgc_c.h>
 | 
					 | 
				
			||||||
#include <cstdio>
 | 
					#include <cstdio>
 | 
				
			||||||
#include <cstring>
 | 
					#include <cstring>
 | 
				
			||||||
#include <fstream>
 | 
					#include <fstream>
 | 
				
			||||||
@@ -53,7 +53,7 @@ template <> struct traits<tgc_c> {
 | 
				
			|||||||
    static constexpr std::array<const char*, 36> reg_aliases{
 | 
					    static constexpr std::array<const char*, 36> reg_aliases{
 | 
				
			||||||
        {"ZERO", "RA", "SP", "GP", "TP", "T0", "T1", "T2", "S0", "S1", "A0", "A1", "A2", "A3", "A4", "A5", "A6", "A7", "S2", "S3", "S4", "S5", "S6", "S7", "S8", "S9", "S10", "S11", "T3", "T4", "T5", "T6", "PC", "NEXT_PC", "PRIV", "DPC"}};
 | 
					        {"ZERO", "RA", "SP", "GP", "TP", "T0", "T1", "T2", "S0", "S1", "A0", "A1", "A2", "A3", "A4", "A5", "A6", "A7", "S2", "S3", "S4", "S5", "S6", "S7", "S8", "S9", "S10", "S11", "T3", "T4", "T5", "T6", "PC", "NEXT_PC", "PRIV", "DPC"}};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    enum constants {MISA_VAL=0b01000000000000000001000100000100, MARCHID_VAL=0x80000003, RFS=32, INSTR_ALIGNMENT=2, XLEN=32, CSR_SIZE=4096, fence=0, fencei=1, fencevmal=2, fencevmau=3, MUL_LEN=64};
 | 
					    enum constants {MISA_VAL=0b01000000000000000001000100000100, MARCHID_VAL=0x80000003, XLEN=32, INSTR_ALIGNMENT=2, RFS=32, fence=0, fencei=1, fencevmal=2, fencevmau=3, CSR_SIZE=4096, MUL_LEN=64};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    constexpr static unsigned FP_REGS_SIZE = 0;
 | 
					    constexpr static unsigned FP_REGS_SIZE = 0;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -81,7 +81,7 @@ template <> struct traits<tgc_c> {
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
    enum sreg_flag_e { FLAGS };
 | 
					    enum sreg_flag_e { FLAGS };
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    enum mem_type_e { MEM, CSR, FENCE, RES };
 | 
					    enum mem_type_e { MEM, FENCE, RES, CSR };
 | 
				
			||||||
    
 | 
					    
 | 
				
			||||||
    enum class opcode_e : unsigned short {
 | 
					    enum class opcode_e : unsigned short {
 | 
				
			||||||
        LUI = 0,
 | 
					        LUI = 0,
 | 
				
			||||||
@@ -124,56 +124,53 @@ template <> struct traits<tgc_c> {
 | 
				
			|||||||
        FENCE = 37,
 | 
					        FENCE = 37,
 | 
				
			||||||
        ECALL = 38,
 | 
					        ECALL = 38,
 | 
				
			||||||
        EBREAK = 39,
 | 
					        EBREAK = 39,
 | 
				
			||||||
        URET = 40,
 | 
					        MRET = 40,
 | 
				
			||||||
        SRET = 41,
 | 
					        WFI = 41,
 | 
				
			||||||
        MRET = 42,
 | 
					        CSRRW = 42,
 | 
				
			||||||
        WFI = 43,
 | 
					        CSRRS = 43,
 | 
				
			||||||
        DRET = 44,
 | 
					        CSRRC = 44,
 | 
				
			||||||
        CSRRW = 45,
 | 
					        CSRRWI = 45,
 | 
				
			||||||
        CSRRS = 46,
 | 
					        CSRRSI = 46,
 | 
				
			||||||
        CSRRC = 47,
 | 
					        CSRRCI = 47,
 | 
				
			||||||
        CSRRWI = 48,
 | 
					        FENCE_I = 48,
 | 
				
			||||||
        CSRRSI = 49,
 | 
					        MUL = 49,
 | 
				
			||||||
        CSRRCI = 50,
 | 
					        MULH = 50,
 | 
				
			||||||
        FENCE_I = 51,
 | 
					        MULHSU = 51,
 | 
				
			||||||
        MUL = 52,
 | 
					        MULHU = 52,
 | 
				
			||||||
        MULH = 53,
 | 
					        DIV = 53,
 | 
				
			||||||
        MULHSU = 54,
 | 
					        DIVU = 54,
 | 
				
			||||||
        MULHU = 55,
 | 
					        REM = 55,
 | 
				
			||||||
        DIV = 56,
 | 
					        REMU = 56,
 | 
				
			||||||
        DIVU = 57,
 | 
					        CADDI4SPN = 57,
 | 
				
			||||||
        REM = 58,
 | 
					        CLW = 58,
 | 
				
			||||||
        REMU = 59,
 | 
					        CSW = 59,
 | 
				
			||||||
        CADDI4SPN = 60,
 | 
					        CADDI = 60,
 | 
				
			||||||
        CLW = 61,
 | 
					        CNOP = 61,
 | 
				
			||||||
        CSW = 62,
 | 
					        CJAL = 62,
 | 
				
			||||||
        CADDI = 63,
 | 
					        CLI = 63,
 | 
				
			||||||
        CNOP = 64,
 | 
					        CLUI = 64,
 | 
				
			||||||
        CJAL = 65,
 | 
					        CADDI16SP = 65,
 | 
				
			||||||
        CLI = 66,
 | 
					        __reserved_clui = 66,
 | 
				
			||||||
        CLUI = 67,
 | 
					        CSRLI = 67,
 | 
				
			||||||
        CADDI16SP = 68,
 | 
					        CSRAI = 68,
 | 
				
			||||||
        __reserved_clui = 69,
 | 
					        CANDI = 69,
 | 
				
			||||||
        CSRLI = 70,
 | 
					        CSUB = 70,
 | 
				
			||||||
        CSRAI = 71,
 | 
					        CXOR = 71,
 | 
				
			||||||
        CANDI = 72,
 | 
					        COR = 72,
 | 
				
			||||||
        CSUB = 73,
 | 
					        CAND = 73,
 | 
				
			||||||
        CXOR = 74,
 | 
					        CJ = 74,
 | 
				
			||||||
        COR = 75,
 | 
					        CBEQZ = 75,
 | 
				
			||||||
        CAND = 76,
 | 
					        CBNEZ = 76,
 | 
				
			||||||
        CJ = 77,
 | 
					        CSLLI = 77,
 | 
				
			||||||
        CBEQZ = 78,
 | 
					        CLWSP = 78,
 | 
				
			||||||
        CBNEZ = 79,
 | 
					        CMV = 79,
 | 
				
			||||||
        CSLLI = 80,
 | 
					        CJR = 80,
 | 
				
			||||||
        CLWSP = 81,
 | 
					        __reserved_cmv = 81,
 | 
				
			||||||
        CMV = 82,
 | 
					        CADD = 82,
 | 
				
			||||||
        CJR = 83,
 | 
					        CJALR = 83,
 | 
				
			||||||
        __reserved_cmv = 84,
 | 
					        CEBREAK = 84,
 | 
				
			||||||
        CADD = 85,
 | 
					        CSWSP = 85,
 | 
				
			||||||
        CJALR = 86,
 | 
					        DII = 86,
 | 
				
			||||||
        CEBREAK = 87,
 | 
					 | 
				
			||||||
        CSWSP = 88,
 | 
					 | 
				
			||||||
        DII = 89,
 | 
					 | 
				
			||||||
        MAX_OPCODE
 | 
					        MAX_OPCODE
 | 
				
			||||||
    };
 | 
					    };
 | 
				
			||||||
};
 | 
					};
 | 
				
			||||||
							
								
								
									
										175
									
								
								src/iss/arch/tgc_c_decoder.cpp
									
									
									
									
									
										Normal file
									
								
							
							
						
						
									
										175
									
								
								src/iss/arch/tgc_c_decoder.cpp
									
									
									
									
									
										Normal file
									
								
							@@ -0,0 +1,175 @@
 | 
				
			|||||||
 | 
					#include "tgc_c.h"
 | 
				
			||||||
 | 
					#include <vector>
 | 
				
			||||||
 | 
					#include <array>
 | 
				
			||||||
 | 
					#include <cstdlib>
 | 
				
			||||||
 | 
					#include <algorithm>
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					namespace iss {
 | 
				
			||||||
 | 
					namespace arch {
 | 
				
			||||||
 | 
					namespace {
 | 
				
			||||||
 | 
					// according to
 | 
				
			||||||
 | 
					// https://stackoverflow.com/questions/8871204/count-number-of-1s-in-binary-representation
 | 
				
			||||||
 | 
					#ifdef __GCC__
 | 
				
			||||||
 | 
					constexpr size_t bit_count(uint32_t u) { return __builtin_popcount(u); }
 | 
				
			||||||
 | 
					#elif __cplusplus < 201402L
 | 
				
			||||||
 | 
					constexpr size_t uCount(uint32_t u) { return u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111); }
 | 
				
			||||||
 | 
					constexpr size_t bit_count(uint32_t u) { return ((uCount(u) + (uCount(u) >> 3)) & 030707070707) % 63; }
 | 
				
			||||||
 | 
					#else
 | 
				
			||||||
 | 
					constexpr size_t bit_count(uint32_t u) {
 | 
				
			||||||
 | 
					    size_t uCount = u - ((u >> 1) & 033333333333) - ((u >> 2) & 011111111111);
 | 
				
			||||||
 | 
					    return ((uCount + (uCount >> 3)) & 030707070707) % 63;
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					#endif
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					using opcode_e = traits<tgc_c>::opcode_e;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					/****************************************************************************
 | 
				
			||||||
 | 
					 * start opcode definitions
 | 
				
			||||||
 | 
					 ****************************************************************************/
 | 
				
			||||||
 | 
					struct instruction_desriptor {
 | 
				
			||||||
 | 
					    size_t length;
 | 
				
			||||||
 | 
					    uint32_t value;
 | 
				
			||||||
 | 
					    uint32_t mask;
 | 
				
			||||||
 | 
					    opcode_e op;
 | 
				
			||||||
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					const std::array<instruction_desriptor, 90> instr_descr = {{
 | 
				
			||||||
 | 
					     /* entries are: size, valid value, valid mask, function ptr */
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000000110111, 0b00000000000000000000000001111111, opcode_e::LUI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000000010111, 0b00000000000000000000000001111111, opcode_e::AUIPC},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000001101111, 0b00000000000000000000000001111111, opcode_e::JAL},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000001100111, 0b00000000000000000111000001111111, opcode_e::JALR},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000001100011, 0b00000000000000000111000001111111, opcode_e::BEQ},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000001000001100011, 0b00000000000000000111000001111111, opcode_e::BNE},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000100000001100011, 0b00000000000000000111000001111111, opcode_e::BLT},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000101000001100011, 0b00000000000000000111000001111111, opcode_e::BGE},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000110000001100011, 0b00000000000000000111000001111111, opcode_e::BLTU},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000111000001100011, 0b00000000000000000111000001111111, opcode_e::BGEU},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000000000011, 0b00000000000000000111000001111111, opcode_e::LB},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000001000000000011, 0b00000000000000000111000001111111, opcode_e::LH},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000010000000000011, 0b00000000000000000111000001111111, opcode_e::LW},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000100000000000011, 0b00000000000000000111000001111111, opcode_e::LBU},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000101000000000011, 0b00000000000000000111000001111111, opcode_e::LHU},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000000100011, 0b00000000000000000111000001111111, opcode_e::SB},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000001000000100011, 0b00000000000000000111000001111111, opcode_e::SH},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000010000000100011, 0b00000000000000000111000001111111, opcode_e::SW},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000000010011, 0b00000000000000000111000001111111, opcode_e::ADDI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000010000000010011, 0b00000000000000000111000001111111, opcode_e::SLTI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000011000000010011, 0b00000000000000000111000001111111, opcode_e::SLTIU},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000100000000010011, 0b00000000000000000111000001111111, opcode_e::XORI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000110000000010011, 0b00000000000000000111000001111111, opcode_e::ORI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000111000000010011, 0b00000000000000000111000001111111, opcode_e::ANDI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000001000000010011, 0b11111110000000000111000001111111, opcode_e::SLLI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000101000000010011, 0b11111110000000000111000001111111, opcode_e::SRLI},
 | 
				
			||||||
 | 
					    {32, 0b01000000000000000101000000010011, 0b11111110000000000111000001111111, opcode_e::SRAI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000000110011, 0b11111110000000000111000001111111, opcode_e::ADD},
 | 
				
			||||||
 | 
					    {32, 0b01000000000000000000000000110011, 0b11111110000000000111000001111111, opcode_e::SUB},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000001000000110011, 0b11111110000000000111000001111111, opcode_e::SLL},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000010000000110011, 0b11111110000000000111000001111111, opcode_e::SLT},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000011000000110011, 0b11111110000000000111000001111111, opcode_e::SLTU},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000100000000110011, 0b11111110000000000111000001111111, opcode_e::XOR},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000101000000110011, 0b11111110000000000111000001111111, opcode_e::SRL},
 | 
				
			||||||
 | 
					    {32, 0b01000000000000000101000000110011, 0b11111110000000000111000001111111, opcode_e::SRA},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000110000000110011, 0b11111110000000000111000001111111, opcode_e::OR},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000111000000110011, 0b11111110000000000111000001111111, opcode_e::AND},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000000001111, 0b00000000000000000111000001111111, opcode_e::FENCE},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000000000001110011, 0b11111111111111111111111111111111, opcode_e::ECALL},
 | 
				
			||||||
 | 
					    {32, 0b00000000000100000000000001110011, 0b11111111111111111111111111111111, opcode_e::EBREAK},
 | 
				
			||||||
 | 
					    {32, 0b00000000001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::URET},
 | 
				
			||||||
 | 
					    {32, 0b00010000001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::SRET},
 | 
				
			||||||
 | 
					    {32, 0b00110000001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::MRET},
 | 
				
			||||||
 | 
					    {32, 0b00010000010100000000000001110011, 0b11111111111111111111111111111111, opcode_e::WFI},
 | 
				
			||||||
 | 
					    {32, 0b01111011001000000000000001110011, 0b11111111111111111111111111111111, opcode_e::DRET},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000001000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRW},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000010000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRS},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000011000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRC},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000101000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRWI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000110000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRSI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000111000001110011, 0b00000000000000000111000001111111, opcode_e::CSRRCI},
 | 
				
			||||||
 | 
					    {32, 0b00000000000000000001000000001111, 0b00000000000000000111000001111111, opcode_e::FENCE_I},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000000000000110011, 0b11111110000000000111000001111111, opcode_e::MUL},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000001000000110011, 0b11111110000000000111000001111111, opcode_e::MULH},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000010000000110011, 0b11111110000000000111000001111111, opcode_e::MULHSU},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000011000000110011, 0b11111110000000000111000001111111, opcode_e::MULHU},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000100000000110011, 0b11111110000000000111000001111111, opcode_e::DIV},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000101000000110011, 0b11111110000000000111000001111111, opcode_e::DIVU},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000110000000110011, 0b11111110000000000111000001111111, opcode_e::REM},
 | 
				
			||||||
 | 
					    {32, 0b00000010000000000111000000110011, 0b11111110000000000111000001111111, opcode_e::REMU},
 | 
				
			||||||
 | 
					    {16, 0b0000000000000000, 0b1110000000000011, opcode_e::CADDI4SPN},
 | 
				
			||||||
 | 
					    {16, 0b0100000000000000, 0b1110000000000011, opcode_e::CLW},
 | 
				
			||||||
 | 
					    {16, 0b1100000000000000, 0b1110000000000011, opcode_e::CSW},
 | 
				
			||||||
 | 
					    {16, 0b0000000000000001, 0b1110000000000011, opcode_e::CADDI},
 | 
				
			||||||
 | 
					    {16, 0b0000000000000001, 0b1110111110000011, opcode_e::CNOP},
 | 
				
			||||||
 | 
					    {16, 0b0010000000000001, 0b1110000000000011, opcode_e::CJAL},
 | 
				
			||||||
 | 
					    {16, 0b0100000000000001, 0b1110000000000011, opcode_e::CLI},
 | 
				
			||||||
 | 
					    {16, 0b0110000000000001, 0b1110000000000011, opcode_e::CLUI},
 | 
				
			||||||
 | 
					    {16, 0b0110000100000001, 0b1110111110000011, opcode_e::CADDI16SP},
 | 
				
			||||||
 | 
					    {16, 0b0110000000000001, 0b1111000001111111, opcode_e::__reserved_clui},
 | 
				
			||||||
 | 
					    {16, 0b1000000000000001, 0b1111110000000011, opcode_e::CSRLI},
 | 
				
			||||||
 | 
					    {16, 0b1000010000000001, 0b1111110000000011, opcode_e::CSRAI},
 | 
				
			||||||
 | 
					    {16, 0b1000100000000001, 0b1110110000000011, opcode_e::CANDI},
 | 
				
			||||||
 | 
					    {16, 0b1000110000000001, 0b1111110001100011, opcode_e::CSUB},
 | 
				
			||||||
 | 
					    {16, 0b1000110000100001, 0b1111110001100011, opcode_e::CXOR},
 | 
				
			||||||
 | 
					    {16, 0b1000110001000001, 0b1111110001100011, opcode_e::COR},
 | 
				
			||||||
 | 
					    {16, 0b1000110001100001, 0b1111110001100011, opcode_e::CAND},
 | 
				
			||||||
 | 
					    {16, 0b1010000000000001, 0b1110000000000011, opcode_e::CJ},
 | 
				
			||||||
 | 
					    {16, 0b1100000000000001, 0b1110000000000011, opcode_e::CBEQZ},
 | 
				
			||||||
 | 
					    {16, 0b1110000000000001, 0b1110000000000011, opcode_e::CBNEZ},
 | 
				
			||||||
 | 
					    {16, 0b0000000000000010, 0b1111000000000011, opcode_e::CSLLI},
 | 
				
			||||||
 | 
					    {16, 0b0100000000000010, 0b1110000000000011, opcode_e::CLWSP},
 | 
				
			||||||
 | 
					    {16, 0b1000000000000010, 0b1111000000000011, opcode_e::CMV},
 | 
				
			||||||
 | 
					    {16, 0b1000000000000010, 0b1111000001111111, opcode_e::CJR},
 | 
				
			||||||
 | 
					    {16, 0b1000000000000010, 0b1111111111111111, opcode_e::__reserved_cmv},
 | 
				
			||||||
 | 
					    {16, 0b1001000000000010, 0b1111000000000011, opcode_e::CADD},
 | 
				
			||||||
 | 
					    {16, 0b1001000000000010, 0b1111000001111111, opcode_e::CJALR},
 | 
				
			||||||
 | 
					    {16, 0b1001000000000010, 0b1111111111111111, opcode_e::CEBREAK},
 | 
				
			||||||
 | 
					    {16, 0b1100000000000010, 0b1110000000000011, opcode_e::CSWSP},
 | 
				
			||||||
 | 
					    {16, 0b0000000000000000, 0b1111111111111111, opcode_e::DII},
 | 
				
			||||||
 | 
					}};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<>
 | 
				
			||||||
 | 
					struct instruction_decoder<tgc_c> {
 | 
				
			||||||
 | 
					    using opcode_e = traits<tgc_c>::opcode_e;
 | 
				
			||||||
 | 
					    using code_word_t=traits<tgc_c>::code_word_t;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    struct instruction_pattern {
 | 
				
			||||||
 | 
					        uint32_t value;
 | 
				
			||||||
 | 
					        uint32_t mask;
 | 
				
			||||||
 | 
					        opcode_e id;
 | 
				
			||||||
 | 
					    };
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    std::array<std::vector<instruction_pattern>, 4> qlut;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    template<typename T>
 | 
				
			||||||
 | 
					    unsigned decode_instruction(T);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					    instruction_decoder() {
 | 
				
			||||||
 | 
					        for (auto instr : instr_descr) {
 | 
				
			||||||
 | 
					            auto quadrant = instr.value & 0x3;
 | 
				
			||||||
 | 
					            qlut[quadrant].push_back(instruction_pattern{instr.value, instr.mask, instr.op});
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					        for(auto& lut: qlut){
 | 
				
			||||||
 | 
					            std::sort(std::begin(lut), std::end(lut), [](instruction_pattern const& a, instruction_pattern const& b){
 | 
				
			||||||
 | 
					                return bit_count(a.mask) > bit_count(b.mask);
 | 
				
			||||||
 | 
					            });
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
 | 
					};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					template<>
 | 
				
			||||||
 | 
					unsigned instruction_decoder<tgc_c>::decode_instruction<traits<tgc_c>::code_word_t>(traits<tgc_c>::code_word_t instr){
 | 
				
			||||||
 | 
					    auto res = std::find_if(std::begin(qlut[instr&0x3]), std::end(qlut[instr&0x3]), [instr](instruction_pattern const& e){
 | 
				
			||||||
 | 
					        return !((instr&e.mask) ^ e.value );
 | 
				
			||||||
 | 
					    });
 | 
				
			||||||
 | 
					    return static_cast<unsigned>(res!=std::end(qlut[instr&0x3])? res->id : opcode_e::MAX_OPCODE);
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					std::unique_ptr<instruction_decoder<tgc_c>> traits<tgc_c>::get_decoder(){
 | 
				
			||||||
 | 
					    return std::make_unique<instruction_decoder<tgc_c>>();
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
@@ -4,39 +4,46 @@
 | 
				
			|||||||
#include "riscv_hart_m_p.h"
 | 
					#include "riscv_hart_m_p.h"
 | 
				
			||||||
#include "tgc_c.h"
 | 
					#include "tgc_c.h"
 | 
				
			||||||
using tgc_c_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_c>;
 | 
					using tgc_c_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_c>;
 | 
				
			||||||
 | 
					#ifdef CORE_TGC_A
 | 
				
			||||||
 | 
					#include "riscv_hart_m_p.h"
 | 
				
			||||||
 | 
					#include <iss/arch/tgc_a.h>
 | 
				
			||||||
 | 
					using tgc_a_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_a>;
 | 
				
			||||||
 | 
					#endif
 | 
				
			||||||
#ifdef CORE_TGC_B
 | 
					#ifdef CORE_TGC_B
 | 
				
			||||||
#include "riscv_hart_m_p.h"
 | 
					#include "riscv_hart_m_p.h"
 | 
				
			||||||
#include "tgc_b.h"
 | 
					#include <iss/arch/tgc_b.h>
 | 
				
			||||||
using tgc_b_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_b>;
 | 
					using tgc_b_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_b>;
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#ifdef CORE_TGC_C_XRB_NN
 | 
					#ifdef CORE_TGC_C_XRB_NN
 | 
				
			||||||
#include "riscv_hart_m_p.h"
 | 
					#include "riscv_hart_m_p.h"
 | 
				
			||||||
#include "tgc_c_xrb_nn.h"
 | 
					#include "hwl.h"
 | 
				
			||||||
using tgc_c_xrb_nn_plat_type = iss::arch::riscv_hart_m_p<iss::arch::tgc_c_xrb_nn>;
 | 
					#include <iss/arch/tgc_c_xrb_nn.h>
 | 
				
			||||||
 | 
					using tgc_c_xrb_nn_plat_type = iss::arch::hwl<iss::arch::riscv_hart_m_p<iss::arch::tgc_c_xrb_nn>>;
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#ifdef CORE_TGC_D
 | 
					#ifdef CORE_TGC_D
 | 
				
			||||||
#include "riscv_hart_mu_p.h"
 | 
					#include "riscv_hart_mu_p.h"
 | 
				
			||||||
#include "tgc_d.h"
 | 
					#include <iss/arch/tgc_d.h>
 | 
				
			||||||
using tgc_d_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
 | 
					using tgc_d_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#ifdef CORE_TGC_D_XRB_MAC
 | 
					#ifdef CORE_TGC_D_XRB_MAC
 | 
				
			||||||
#include "riscv_hart_mu_p.h"
 | 
					#include "riscv_hart_mu_p.h"
 | 
				
			||||||
#include "tgc_d_xrb_mac.h"
 | 
					#include <iss/arch/tgc_d_xrb_mac.h>
 | 
				
			||||||
using tgc_d_xrb_mac_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_mac, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
 | 
					using tgc_d_xrb_mac_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_mac, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#ifdef CORE_TGC_D_XRB_NN
 | 
					#ifdef CORE_TGC_D_XRB_NN
 | 
				
			||||||
#include "riscv_hart_mu_p.h"
 | 
					#include "riscv_hart_mu_p.h"
 | 
				
			||||||
#include "tgc_d_xrb_nn.h"
 | 
					#include "hwl.h"
 | 
				
			||||||
using tgc_d_xrb_nn_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_nn, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
 | 
					#include <iss/arch/tgc_d_xrb_nn.h>
 | 
				
			||||||
 | 
					using tgc_d_xrb_nn_plat_type = iss::arch::hwl<iss::arch::riscv_hart_mu_p<iss::arch::tgc_d_xrb_nn, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>>;
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#ifdef CORE_TGC_E
 | 
					#ifdef CORE_TGC_E
 | 
				
			||||||
#include "riscv_hart_mu_p.h"
 | 
					#include "riscv_hart_mu_p.h"
 | 
				
			||||||
#include "tgc_e.h"
 | 
					#include <iss/arch/tgc_e.h>
 | 
				
			||||||
using tgc_e_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_e, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
 | 
					using tgc_e_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_e, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N)>;
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#ifdef CORE_TGC_X
 | 
					#ifdef CORE_TGC_X
 | 
				
			||||||
#include "riscv_hart_mu_p.h"
 | 
					#include "riscv_hart_mu_p.h"
 | 
				
			||||||
#include "tgc_x.h"
 | 
					#include <iss/arch/tgc_x.h>
 | 
				
			||||||
using tgc_x_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_x, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N | iss::arch::FEAT_TCM)>;
 | 
					using tgc_x_plat_type = iss::arch::riscv_hart_mu_p<iss::arch::tgc_x, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_CLIC | iss::arch::FEAT_EXT_N | iss::arch::FEAT_TCM)>;
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -120,9 +120,9 @@ public:
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
    status packetsize_query(std::string &out_buf) override;
 | 
					    status packetsize_query(std::string &out_buf) override;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    status add_break(int type, uint64_t addr, unsigned int length) override;
 | 
					    status add_break(break_type type, uint64_t addr, unsigned int length) override;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    status remove_break(int type, uint64_t addr, unsigned int length) override;
 | 
					    status remove_break(break_type type, uint64_t addr, unsigned int length) override;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    status resume_from_addr(bool step, int sig, uint64_t addr, rp_thread_ref thread,
 | 
					    status resume_from_addr(bool step, int sig, uint64_t addr, rp_thread_ref thread,
 | 
				
			||||||
            std::function<void(unsigned)> stop_callback) override;
 | 
					            std::function<void(unsigned)> stop_callback) override;
 | 
				
			||||||
@@ -193,20 +193,20 @@ status riscv_target_adapter<ARCH>::read_registers(std::vector<uint8_t> &data, st
 | 
				
			|||||||
        }
 | 
					        }
 | 
				
			||||||
    }
 | 
					    }
 | 
				
			||||||
    // work around fill with F type registers
 | 
					    // work around fill with F type registers
 | 
				
			||||||
//    if (arch::traits<ARCH>::NUM_REGS < 65) {
 | 
					    //    if (arch::traits<ARCH>::NUM_REGS < 65) {
 | 
				
			||||||
//        auto reg_width = sizeof(typename arch::traits<ARCH>::reg_t);
 | 
					    //        auto reg_width = sizeof(typename arch::traits<ARCH>::reg_t);
 | 
				
			||||||
//        for (size_t reg_no = 0; reg_no < 33; ++reg_no) {
 | 
					    //        for (size_t reg_no = 0; reg_no < 33; ++reg_no) {
 | 
				
			||||||
//            for (size_t j = 0; j < reg_width; ++j) {
 | 
					    //            for (size_t j = 0; j < reg_width; ++j) {
 | 
				
			||||||
//                data.push_back(0x0);
 | 
					    //                data.push_back(0x0);
 | 
				
			||||||
//                avail.push_back(0x00);
 | 
					    //                avail.push_back(0x00);
 | 
				
			||||||
//            }
 | 
					    //            }
 | 
				
			||||||
//            // if(arch::traits<ARCH>::XLEN < 64)
 | 
					    //            // if(arch::traits<ARCH>::XLEN < 64)
 | 
				
			||||||
//            //     for(unsigned j=0; j<4; ++j){
 | 
					    //            //     for(unsigned j=0; j<4; ++j){
 | 
				
			||||||
//            //         data.push_back(0x0);
 | 
					    //            //         data.push_back(0x0);
 | 
				
			||||||
//            //         avail.push_back(0x00);
 | 
					    //            //         avail.push_back(0x00);
 | 
				
			||||||
//            //     }
 | 
					    //            //     }
 | 
				
			||||||
//        }
 | 
					    //        }
 | 
				
			||||||
//    }
 | 
					    //    }
 | 
				
			||||||
    return Ok;
 | 
					    return Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -331,7 +331,12 @@ template <typename ARCH> status riscv_target_adapter<ARCH>::packetsize_query(std
 | 
				
			|||||||
    return Ok;
 | 
					    return Ok;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename ARCH> status riscv_target_adapter<ARCH>::add_break(int type, uint64_t addr, unsigned int length) {
 | 
					template <typename ARCH> status riscv_target_adapter<ARCH>::add_break(break_type type, uint64_t addr, unsigned int length) {
 | 
				
			||||||
 | 
					    switch(type) {
 | 
				
			||||||
 | 
					    default:
 | 
				
			||||||
 | 
					        return Err;
 | 
				
			||||||
 | 
					    case SW_EXEC:
 | 
				
			||||||
 | 
					    case HW_EXEC: {
 | 
				
			||||||
        auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
 | 
					        auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
 | 
				
			||||||
        auto eaddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr + length});
 | 
					        auto eaddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr + length});
 | 
				
			||||||
        target_adapter_base::bp_lut.addEntry(++target_adapter_base::bp_count, saddr.val, eaddr.val - saddr.val);
 | 
					        target_adapter_base::bp_lut.addEntry(++target_adapter_base::bp_count, saddr.val, eaddr.val - saddr.val);
 | 
				
			||||||
@@ -339,9 +344,16 @@ template <typename ARCH> status riscv_target_adapter<ARCH>::add_break(int type,
 | 
				
			|||||||
                << saddr.val << std::dec;
 | 
					                << saddr.val << std::dec;
 | 
				
			||||||
        LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
 | 
					        LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
 | 
				
			||||||
        return Ok;
 | 
					        return Ok;
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename ARCH> status riscv_target_adapter<ARCH>::remove_break(int type, uint64_t addr, unsigned int length) {
 | 
					template <typename ARCH> status riscv_target_adapter<ARCH>::remove_break(break_type type, uint64_t addr, unsigned int length) {
 | 
				
			||||||
 | 
					    switch(type) {
 | 
				
			||||||
 | 
					    default:
 | 
				
			||||||
 | 
					        return Err;
 | 
				
			||||||
 | 
					    case SW_EXEC:
 | 
				
			||||||
 | 
					    case HW_EXEC: {
 | 
				
			||||||
        auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
 | 
					        auto saddr = map_addr({iss::access_type::FETCH, iss::address_type::PHYSICAL, 0, addr});
 | 
				
			||||||
        unsigned handle = target_adapter_base::bp_lut.getEntry(saddr.val);
 | 
					        unsigned handle = target_adapter_base::bp_lut.getEntry(saddr.val);
 | 
				
			||||||
        if (handle) {
 | 
					        if (handle) {
 | 
				
			||||||
@@ -354,6 +366,8 @@ template <typename ARCH> status riscv_target_adapter<ARCH>::remove_break(int typ
 | 
				
			|||||||
        }
 | 
					        }
 | 
				
			||||||
        LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
 | 
					        LOG(TRACE) << "Now having " << target_adapter_base::bp_lut.size() << " breakpoints";
 | 
				
			||||||
        return Err;
 | 
					        return Err;
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <typename ARCH>
 | 
					template <typename ARCH>
 | 
				
			||||||
@@ -32,14 +32,14 @@
 | 
				
			|||||||
 *       eyck@minres.com - initial API and implementation
 | 
					 *       eyck@minres.com - initial API and implementation
 | 
				
			||||||
 ******************************************************************************/
 | 
					 ******************************************************************************/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include "iss/plugin/cycle_estimate.h"
 | 
					#include "cycle_estimate.h"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <iss/arch_if.h>
 | 
					#include <iss/arch_if.h>
 | 
				
			||||||
#include <util/logging.h>
 | 
					#include <util/logging.h>
 | 
				
			||||||
#include <rapidjson/document.h>
 | 
					#include <rapidjson/document.h>
 | 
				
			||||||
#include <rapidjson/istreamwrapper.h>
 | 
					#include <rapidjson/istreamwrapper.h>
 | 
				
			||||||
#include "rapidjson/writer.h"
 | 
					#include <rapidjson/writer.h>
 | 
				
			||||||
#include "rapidjson/stringbuffer.h"
 | 
					#include <rapidjson/stringbuffer.h>
 | 
				
			||||||
#include <rapidjson/ostreamwrapper.h>
 | 
					#include <rapidjson/ostreamwrapper.h>
 | 
				
			||||||
#include <rapidjson/error/en.h>
 | 
					#include <rapidjson/error/en.h>
 | 
				
			||||||
#include <fstream>
 | 
					#include <fstream>
 | 
				
			||||||
@@ -45,7 +45,7 @@ namespace iss {
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
namespace plugin {
 | 
					namespace plugin {
 | 
				
			||||||
 | 
					
 | 
				
			||||||
class cycle_estimate: public iss::vm_plugin {
 | 
					class cycle_estimate: public vm_plugin {
 | 
				
			||||||
	BEGIN_BF_DECL(instr_desc, uint32_t)
 | 
						BEGIN_BF_DECL(instr_desc, uint32_t)
 | 
				
			||||||
		BF_FIELD(taken, 24, 8)
 | 
							BF_FIELD(taken, 24, 8)
 | 
				
			||||||
		BF_FIELD(not_taken, 16, 8)
 | 
							BF_FIELD(not_taken, 16, 8)
 | 
				
			||||||
@@ -32,8 +32,8 @@
 | 
				
			|||||||
 *       eyck@minres.com - initial API and implementation
 | 
					 *       eyck@minres.com - initial API and implementation
 | 
				
			||||||
 ******************************************************************************/
 | 
					 ******************************************************************************/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include "iss/plugin/instruction_count.h"
 | 
					#include "instruction_count.h"
 | 
				
			||||||
#include "iss/instrumentation_if.h"
 | 
					#include <iss/instrumentation_if.h>
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <iss/arch_if.h>
 | 
					#include <iss/arch_if.h>
 | 
				
			||||||
#include <util/logging.h>
 | 
					#include <util/logging.h>
 | 
				
			||||||
@@ -4,8 +4,8 @@
 | 
				
			|||||||
#include <util/ities.h>
 | 
					#include <util/ities.h>
 | 
				
			||||||
#include <rapidjson/document.h>
 | 
					#include <rapidjson/document.h>
 | 
				
			||||||
#include <rapidjson/istreamwrapper.h>
 | 
					#include <rapidjson/istreamwrapper.h>
 | 
				
			||||||
#include "rapidjson/writer.h"
 | 
					#include <rapidjson/writer.h>
 | 
				
			||||||
#include "rapidjson/stringbuffer.h"
 | 
					#include <rapidjson/stringbuffer.h>
 | 
				
			||||||
#include <rapidjson/ostreamwrapper.h>
 | 
					#include <rapidjson/ostreamwrapper.h>
 | 
				
			||||||
#include <rapidjson/error/en.h>
 | 
					#include <rapidjson/error/en.h>
 | 
				
			||||||
#include <fstream>
 | 
					#include <fstream>
 | 
				
			||||||
@@ -89,7 +89,7 @@ private:
 | 
				
			|||||||
};
 | 
					};
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
 | 
					
 | 
				
			||||||
cov::cov(std::string const &filename)
 | 
					pctrace::pctrace(std::string const &filename)
 | 
				
			||||||
: instr_if(nullptr)
 | 
					: instr_if(nullptr)
 | 
				
			||||||
, filename(filename)
 | 
					, filename(filename)
 | 
				
			||||||
, output("output.trc")
 | 
					, output("output.trc")
 | 
				
			||||||
@@ -99,9 +99,9 @@ cov::cov(std::string const &filename)
 | 
				
			|||||||
#endif
 | 
					#endif
 | 
				
			||||||
{ }
 | 
					{ }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
cov::~cov() { }
 | 
					pctrace::~pctrace() { }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
bool cov::registration(const char *const version, vm_if& vm) {
 | 
					bool pctrace::registration(const char *const version, vm_if& vm) {
 | 
				
			||||||
    instr_if = vm.get_arch()->get_instrumentation_if();
 | 
					    instr_if = vm.get_arch()->get_instrumentation_if();
 | 
				
			||||||
    if(!instr_if) return false;
 | 
					    if(!instr_if) return false;
 | 
				
			||||||
    const string  core_name = instr_if->core_type_name();
 | 
					    const string  core_name = instr_if->core_type_name();
 | 
				
			||||||
@@ -152,7 +152,7 @@ bool cov::registration(const char *const version, vm_if& vm) {
 | 
				
			|||||||
    return true;
 | 
					    return true;
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void cov::callback(instr_info_t iinfo, const exec_info& einfo) {
 | 
					void pctrace::callback(instr_info_t iinfo, const exec_info& einfo) {
 | 
				
			||||||
    auto delay = 0;
 | 
					    auto delay = 0;
 | 
				
			||||||
    size_t id = iinfo.instr_id;
 | 
					    size_t id = iinfo.instr_id;
 | 
				
			||||||
    auto entry = delays[id];
 | 
					    auto entry = delays[id];
 | 
				
			||||||
@@ -45,7 +45,7 @@
 | 
				
			|||||||
namespace iss {
 | 
					namespace iss {
 | 
				
			||||||
namespace plugin {
 | 
					namespace plugin {
 | 
				
			||||||
class lz4compress_steambuf;
 | 
					class lz4compress_steambuf;
 | 
				
			||||||
class cov : public iss::vm_plugin {
 | 
					class pctrace : public iss::vm_plugin {
 | 
				
			||||||
    struct instr_delay {
 | 
					    struct instr_delay {
 | 
				
			||||||
        std::string instr_name;
 | 
					        std::string instr_name;
 | 
				
			||||||
        size_t size;
 | 
					        size_t size;
 | 
				
			||||||
@@ -67,17 +67,17 @@ class cov : public iss::vm_plugin {
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
public:
 | 
					public:
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    cov(const cov &) = delete;
 | 
					    pctrace(const pctrace &) = delete;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    cov(const cov &&) = delete;
 | 
					    pctrace(const pctrace &&) = delete;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    cov(std::string const &);
 | 
					    pctrace(std::string const &);
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    virtual ~cov();
 | 
					    virtual ~pctrace();
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    cov &operator=(const cov &) = delete;
 | 
					    pctrace &operator=(const pctrace &) = delete;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    cov &operator=(const cov &&) = delete;
 | 
					    pctrace &operator=(const pctrace &&) = delete;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    bool registration(const char *const version, vm_if &arch) override;
 | 
					    bool registration(const char *const version, vm_if &arch) override;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
							
								
								
									
										19
									
								
								src/main.cpp
									
									
									
									
									
								
							
							
						
						
									
										19
									
								
								src/main.cpp
									
									
									
									
									
								
							@@ -31,19 +31,21 @@
 | 
				
			|||||||
 *******************************************************************************/
 | 
					 *******************************************************************************/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <iostream>
 | 
					#include <iostream>
 | 
				
			||||||
#include <iss/factory.h>
 | 
					#include "iss/factory.h"
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <boost/lexical_cast.hpp>
 | 
					#include <boost/lexical_cast.hpp>
 | 
				
			||||||
#include <boost/program_options.hpp>
 | 
					#include <boost/program_options.hpp>
 | 
				
			||||||
#include <iss/arch/tgc_mapper.h>
 | 
					#include "iss/arch/tgc_mapper.h"
 | 
				
			||||||
#ifdef WITH_LLVM
 | 
					#ifdef WITH_LLVM
 | 
				
			||||||
#include <iss/llvm/jit_helper.h>
 | 
					#include <iss/llvm/jit_helper.h>
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
#include <iss/log_categories.h>
 | 
					#include <iss/log_categories.h>
 | 
				
			||||||
#include <iss/plugin/cycle_estimate.h>
 | 
					#include "iss/plugin/cycle_estimate.h"
 | 
				
			||||||
#include <iss/plugin/instruction_count.h>
 | 
					#include "iss/plugin/instruction_count.h"
 | 
				
			||||||
#include <iss/plugin/pctrace.h>
 | 
					#include "iss/plugin/pctrace.h"
 | 
				
			||||||
 | 
					#ifndef WIN32
 | 
				
			||||||
#include <iss/plugin/loader.h>
 | 
					#include <iss/plugin/loader.h>
 | 
				
			||||||
 | 
					#endif
 | 
				
			||||||
#if defined(HAS_LUA)
 | 
					#if defined(HAS_LUA)
 | 
				
			||||||
#include <iss/plugin/lua.h>
 | 
					#include <iss/plugin/lua.h>
 | 
				
			||||||
#endif
 | 
					#endif
 | 
				
			||||||
@@ -177,17 +179,20 @@ int main(int argc, char *argv[]) {
 | 
				
			|||||||
                    vm->register_plugin(*ce_plugin);
 | 
					                    vm->register_plugin(*ce_plugin);
 | 
				
			||||||
                    plugin_list.push_back(ce_plugin);
 | 
					                    plugin_list.push_back(ce_plugin);
 | 
				
			||||||
                } else if (plugin_name == "pctrace") {
 | 
					                } else if (plugin_name == "pctrace") {
 | 
				
			||||||
                    auto *plugin = new iss::plugin::cov(filename);
 | 
					                    auto *plugin = new iss::plugin::pctrace(filename);
 | 
				
			||||||
                    vm->register_plugin(*plugin);
 | 
					                    vm->register_plugin(*plugin);
 | 
				
			||||||
                    plugin_list.push_back(plugin);
 | 
					                    plugin_list.push_back(plugin);
 | 
				
			||||||
               } else {
 | 
					               } else {
 | 
				
			||||||
 | 
					#ifndef WIN32
 | 
				
			||||||
                    std::array<char const*, 1> a{{filename.c_str()}};
 | 
					                    std::array<char const*, 1> a{{filename.c_str()}};
 | 
				
			||||||
                    iss::plugin::loader l(plugin_name, {{"initPlugin"}});
 | 
					                    iss::plugin::loader l(plugin_name, {{"initPlugin"}});
 | 
				
			||||||
                    auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
 | 
					                    auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
 | 
				
			||||||
                    if(plugin){
 | 
					                    if(plugin){
 | 
				
			||||||
                        vm->register_plugin(*plugin);
 | 
					                        vm->register_plugin(*plugin);
 | 
				
			||||||
                        plugin_list.push_back(plugin);
 | 
					                        plugin_list.push_back(plugin);
 | 
				
			||||||
                    } else {
 | 
					                    } else
 | 
				
			||||||
 | 
					#endif
 | 
				
			||||||
 | 
					                    {
 | 
				
			||||||
                        LOG(ERR) << "Unknown plugin name: " << plugin_name << ", valid names are 'ce', 'ic'" << std::endl;
 | 
					                        LOG(ERR) << "Unknown plugin name: " << plugin_name << ", valid names are 'ce', 'ic'" << std::endl;
 | 
				
			||||||
                        return 127;
 | 
					                        return 127;
 | 
				
			||||||
                    }
 | 
					                    }
 | 
				
			||||||
 
 | 
				
			|||||||
@@ -37,8 +37,10 @@
 | 
				
			|||||||
#include <iss/debugger/target_adapter_if.h>
 | 
					#include <iss/debugger/target_adapter_if.h>
 | 
				
			||||||
#include <iss/iss.h>
 | 
					#include <iss/iss.h>
 | 
				
			||||||
#include <iss/vm_types.h>
 | 
					#include <iss/vm_types.h>
 | 
				
			||||||
 | 
					#ifndef WIN32
 | 
				
			||||||
#include <iss/plugin/loader.h>
 | 
					#include <iss/plugin/loader.h>
 | 
				
			||||||
#include <sysc/core_complex.h>
 | 
					#endif
 | 
				
			||||||
 | 
					#include "core_complex.h"
 | 
				
			||||||
#include <iss/arch/tgc_mapper.h>
 | 
					#include <iss/arch/tgc_mapper.h>
 | 
				
			||||||
#include <scc/report.h>
 | 
					#include <scc/report.h>
 | 
				
			||||||
#include <util/ities.h>
 | 
					#include <util/ities.h>
 | 
				
			||||||
@@ -184,17 +186,17 @@ public:
 | 
				
			|||||||
    void local_irq(short id, bool value) {
 | 
					    void local_irq(short id, bool value) {
 | 
				
			||||||
        reg_t mask = 0;
 | 
					        reg_t mask = 0;
 | 
				
			||||||
        switch (id) {
 | 
					        switch (id) {
 | 
				
			||||||
        case 16: // SW
 | 
					        case 3: // SW
 | 
				
			||||||
            mask = 1 << 3;
 | 
					            mask = 1 << 3;
 | 
				
			||||||
            break;
 | 
					            break;
 | 
				
			||||||
        case 17: // timer
 | 
					        case 7: // timer
 | 
				
			||||||
            mask = 1 << 7;
 | 
					            mask = 1 << 7;
 | 
				
			||||||
            break;
 | 
					            break;
 | 
				
			||||||
        case 18: // external
 | 
					        case 11: // external
 | 
				
			||||||
            mask = 1 << 11;
 | 
					            mask = 1 << 11;
 | 
				
			||||||
            break;
 | 
					            break;
 | 
				
			||||||
        default:
 | 
					        default:
 | 
				
			||||||
            /* do nothing*/
 | 
					            if(id>15) mask = 1 << id;
 | 
				
			||||||
            break;
 | 
					            break;
 | 
				
			||||||
        }
 | 
					        }
 | 
				
			||||||
        if (value) {
 | 
					        if (value) {
 | 
				
			||||||
@@ -355,8 +357,11 @@ void core_complex::init(){
 | 
				
			|||||||
    sensitive << sw_irq_i;
 | 
					    sensitive << sw_irq_i;
 | 
				
			||||||
    SC_METHOD(timer_irq_cb);
 | 
					    SC_METHOD(timer_irq_cb);
 | 
				
			||||||
    sensitive << timer_irq_i;
 | 
					    sensitive << timer_irq_i;
 | 
				
			||||||
    SC_METHOD(global_irq_cb);
 | 
					    SC_METHOD(ext_irq_cb);
 | 
				
			||||||
    sensitive << global_irq_i;
 | 
					    sensitive << ext_irq_i;
 | 
				
			||||||
 | 
					    SC_METHOD(local_irq_cb);
 | 
				
			||||||
 | 
					    for(auto pin:local_irq_i)
 | 
				
			||||||
 | 
					        sensitive << pin;
 | 
				
			||||||
    trc->m_db=scv_tr_db::get_default_db();
 | 
					    trc->m_db=scv_tr_db::get_default_db();
 | 
				
			||||||
 | 
					
 | 
				
			||||||
	SC_METHOD(forward);
 | 
						SC_METHOD(forward);
 | 
				
			||||||
@@ -405,10 +410,11 @@ void core_complex::before_end_of_elaboration() {
 | 
				
			|||||||
                cpu->vm->register_plugin(*plugin);
 | 
					                cpu->vm->register_plugin(*plugin);
 | 
				
			||||||
                plugin_list.push_back(plugin);
 | 
					                plugin_list.push_back(plugin);
 | 
				
			||||||
            } else if (plugin_name == "pctrace") {
 | 
					            } else if (plugin_name == "pctrace") {
 | 
				
			||||||
                auto *plugin = new iss::plugin::cov(filename);
 | 
					                auto *plugin = new iss::plugin::pctrace(filename);
 | 
				
			||||||
                cpu->vm->register_plugin(*plugin);
 | 
					                cpu->vm->register_plugin(*plugin);
 | 
				
			||||||
                plugin_list.push_back(plugin);
 | 
					                plugin_list.push_back(plugin);
 | 
				
			||||||
            } else {
 | 
					            } else {
 | 
				
			||||||
 | 
					#ifndef WIN32
 | 
				
			||||||
                std::array<char const*, 1> a{{filename.c_str()}};
 | 
					                std::array<char const*, 1> a{{filename.c_str()}};
 | 
				
			||||||
                iss::plugin::loader l(plugin_name, {{"initPlugin"}});
 | 
					                iss::plugin::loader l(plugin_name, {{"initPlugin"}});
 | 
				
			||||||
                auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
 | 
					                auto* plugin = l.call_function<iss::vm_plugin*>("initPlugin", a.size(), a.data());
 | 
				
			||||||
@@ -416,6 +422,7 @@ void core_complex::before_end_of_elaboration() {
 | 
				
			|||||||
                    cpu->vm->register_plugin(*plugin);
 | 
					                    cpu->vm->register_plugin(*plugin);
 | 
				
			||||||
                    plugin_list.push_back(plugin);
 | 
					                    plugin_list.push_back(plugin);
 | 
				
			||||||
                } else
 | 
					                } else
 | 
				
			||||||
 | 
					#endif
 | 
				
			||||||
                    SCCERR(SCMOD) << "Unknown plugin '" << plugin_name << "' or plugin not found";
 | 
					                    SCCERR(SCMOD) << "Unknown plugin '" << plugin_name << "' or plugin not found";
 | 
				
			||||||
            }
 | 
					            }
 | 
				
			||||||
        }
 | 
					        }
 | 
				
			||||||
@@ -476,11 +483,19 @@ void core_complex::rst_cb() {
 | 
				
			|||||||
    if (rst_i.read()) cpu->set_interrupt_execution(true);
 | 
					    if (rst_i.read()) cpu->set_interrupt_execution(true);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void core_complex::sw_irq_cb() { cpu->local_irq(16, sw_irq_i.read()); }
 | 
					void core_complex::sw_irq_cb() { cpu->local_irq(3, sw_irq_i.read()); }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void core_complex::timer_irq_cb() { cpu->local_irq(17, timer_irq_i.read()); }
 | 
					void core_complex::timer_irq_cb() { cpu->local_irq(7, timer_irq_i.read()); }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void core_complex::global_irq_cb() { cpu->local_irq(18, global_irq_i.read()); }
 | 
					void core_complex::ext_irq_cb() { cpu->local_irq(11, ext_irq_i.read()); }
 | 
				
			||||||
 | 
					
 | 
				
			||||||
 | 
					void core_complex::local_irq_cb() {
 | 
				
			||||||
 | 
					    for(auto i=0U; i<local_irq_i.size(); ++i) {
 | 
				
			||||||
 | 
					        if(local_irq_i[i].event()) {
 | 
				
			||||||
 | 
					            cpu->local_irq(16+i, local_irq_i[i].read());
 | 
				
			||||||
 | 
					        }
 | 
				
			||||||
 | 
					    }
 | 
				
			||||||
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
void core_complex::run() {
 | 
					void core_complex::run() {
 | 
				
			||||||
    wait(SC_ZERO_TIME); // separate from elaboration phase
 | 
					    wait(SC_ZERO_TIME); // separate from elaboration phase
 | 
				
			||||||
 
 | 
				
			|||||||
@@ -69,11 +69,11 @@ struct core_trace;
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
class core_complex : public sc_core::sc_module, public scc::traceable {
 | 
					class core_complex : public sc_core::sc_module, public scc::traceable {
 | 
				
			||||||
public:
 | 
					public:
 | 
				
			||||||
    tlm::scc::initiator_mixin<tlm::scc::scv::tlm_rec_initiator_socket<32>> initiator{"intor"};
 | 
					    tlm::scc::initiator_mixin<tlm::tlm_initiator_socket<32>> initiator{"intor"};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    sc_core::sc_in<bool> rst_i{"rst_i"};
 | 
					    sc_core::sc_in<bool> rst_i{"rst_i"};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    sc_core::sc_in<bool> global_irq_i{"global_irq_i"};
 | 
					    sc_core::sc_in<bool> ext_irq_i{"ext_irq_i"};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    sc_core::sc_in<bool> timer_irq_i{"timer_irq_i"};
 | 
					    sc_core::sc_in<bool> timer_irq_i{"timer_irq_i"};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -84,7 +84,7 @@ public:
 | 
				
			|||||||
#ifndef CWR_SYSTEMC
 | 
					#ifndef CWR_SYSTEMC
 | 
				
			||||||
	sc_core::sc_in<sc_core::sc_time> clk_i{"clk_i"};
 | 
						sc_core::sc_in<sc_core::sc_time> clk_i{"clk_i"};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    sc_core::sc_port<tlm::tlm_peek_if<uint64_t>, 1, sc_core::SC_ZERO_OR_MORE_BOUND> mtime_o;
 | 
					    sc_core::sc_port<tlm::tlm_peek_if<uint64_t>, 1, sc_core::SC_ZERO_OR_MORE_BOUND> mtime_o{"mtime_o"};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
    cci::cci_param<std::string> elf_file{"elf_file", ""};
 | 
					    cci::cci_param<std::string> elf_file{"elf_file", ""};
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -181,7 +181,8 @@ protected:
 | 
				
			|||||||
    void rst_cb();
 | 
					    void rst_cb();
 | 
				
			||||||
    void sw_irq_cb();
 | 
					    void sw_irq_cb();
 | 
				
			||||||
    void timer_irq_cb();
 | 
					    void timer_irq_cb();
 | 
				
			||||||
    void global_irq_cb();
 | 
					    void ext_irq_cb();
 | 
				
			||||||
 | 
					    void local_irq_cb();
 | 
				
			||||||
    uint64_t last_sync_cycle = 0;
 | 
					    uint64_t last_sync_cycle = 0;
 | 
				
			||||||
    util::range_lut<tlm_dmi_ext> read_lut, write_lut;
 | 
					    util::range_lut<tlm_dmi_ext> read_lut, write_lut;
 | 
				
			||||||
    tlm_utils::tlm_quantumkeeper quantum_keeper;
 | 
					    tlm_utils::tlm_quantumkeeper quantum_keeper;
 | 
				
			||||||
							
								
								
									
										1
									
								
								src/vm/interp/.gitignore
									
									
									
									
										vendored
									
									
								
							
							
						
						
									
										1
									
								
								src/vm/interp/.gitignore
									
									
									
									
										vendored
									
									
								
							@@ -1 +0,0 @@
 | 
				
			|||||||
/vm_tgc_*.cpp
 | 
					 | 
				
			||||||
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							@@ -30,7 +30,7 @@
 | 
				
			|||||||
 *
 | 
					 *
 | 
				
			||||||
 *******************************************************************************/
 | 
					 *******************************************************************************/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <iss/arch/tgf_c.h>
 | 
					#include <iss/arch/tgc_c.h>
 | 
				
			||||||
#include <iss/arch/riscv_hart_m_p.h>
 | 
					#include <iss/arch/riscv_hart_m_p.h>
 | 
				
			||||||
#include <iss/debugger/gdb_session.h>
 | 
					#include <iss/debugger/gdb_session.h>
 | 
				
			||||||
#include <iss/debugger/server.h>
 | 
					#include <iss/debugger/server.h>
 | 
				
			||||||
@@ -52,7 +52,7 @@ namespace fp_impl {
 | 
				
			|||||||
void add_fp_functions_2_module(::llvm::Module *, unsigned, unsigned);
 | 
					void add_fp_functions_2_module(::llvm::Module *, unsigned, unsigned);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
namespace tgf_c {
 | 
					namespace tgc_c {
 | 
				
			||||||
using namespace ::llvm;
 | 
					using namespace ::llvm;
 | 
				
			||||||
using namespace iss::arch;
 | 
					using namespace iss::arch;
 | 
				
			||||||
using namespace iss::debugger;
 | 
					using namespace iss::debugger;
 | 
				
			||||||
@@ -4151,11 +4151,11 @@ template <typename ARCH> inline void vm_impl<ARCH>::gen_trap_check(BasicBlock *b
 | 
				
			|||||||
                          bb, this->trap_blk, 1);
 | 
					                          bb, this->trap_blk, 1);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
 | 
					
 | 
				
			||||||
} // namespace tgf_c
 | 
					} // namespace tgc_c
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <>
 | 
					template <>
 | 
				
			||||||
std::unique_ptr<vm_if> create<arch::tgf_c>(arch::tgf_c *core, unsigned short port, bool dump) {
 | 
					std::unique_ptr<vm_if> create<arch::tgc_c>(arch::tgc_c *core, unsigned short port, bool dump) {
 | 
				
			||||||
    auto ret = new tgf_c::vm_impl<arch::tgf_c>(*core, dump);
 | 
					    auto ret = new tgc_c::vm_impl<arch::tgc_c>(*core, dump);
 | 
				
			||||||
    if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
 | 
					    if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
 | 
				
			||||||
    return std::unique_ptr<vm_if>(ret);
 | 
					    return std::unique_ptr<vm_if>(ret);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							@@ -30,7 +30,7 @@
 | 
				
			|||||||
 *
 | 
					 *
 | 
				
			||||||
 *******************************************************************************/
 | 
					 *******************************************************************************/
 | 
				
			||||||
 | 
					
 | 
				
			||||||
#include <iss/arch/tgf_c.h>
 | 
					#include <iss/arch/tgc_c.h>
 | 
				
			||||||
#include <iss/arch/riscv_hart_m_p.h>
 | 
					#include <iss/arch/riscv_hart_m_p.h>
 | 
				
			||||||
#include <iss/debugger/gdb_session.h>
 | 
					#include <iss/debugger/gdb_session.h>
 | 
				
			||||||
#include <iss/debugger/server.h>
 | 
					#include <iss/debugger/server.h>
 | 
				
			||||||
@@ -49,7 +49,7 @@
 | 
				
			|||||||
 | 
					
 | 
				
			||||||
namespace iss {
 | 
					namespace iss {
 | 
				
			||||||
namespace tcc {
 | 
					namespace tcc {
 | 
				
			||||||
namespace tgf_c {
 | 
					namespace tgc_c {
 | 
				
			||||||
using namespace iss::arch;
 | 
					using namespace iss::arch;
 | 
				
			||||||
using namespace iss::debugger;
 | 
					using namespace iss::debugger;
 | 
				
			||||||
 | 
					
 | 
				
			||||||
@@ -3251,8 +3251,8 @@ template <typename ARCH> void vm_impl<ARCH>::gen_trap_behavior(tu_builder& tu) {
 | 
				
			|||||||
} // namespace mnrv32
 | 
					} // namespace mnrv32
 | 
				
			||||||
 | 
					
 | 
				
			||||||
template <>
 | 
					template <>
 | 
				
			||||||
std::unique_ptr<vm_if> create<arch::tgf_c>(arch::tgf_c *core, unsigned short port, bool dump) {
 | 
					std::unique_ptr<vm_if> create<arch::tgc_c>(arch::tgc_c *core, unsigned short port, bool dump) {
 | 
				
			||||||
    auto ret = new tgf_c::vm_impl<arch::tgf_c>(*core, dump);
 | 
					    auto ret = new tgc_c::vm_impl<arch::tgc_c>(*core, dump);
 | 
				
			||||||
    if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
 | 
					    if (port != 0) debugger::server<debugger::gdb_session>::run_server(ret, port);
 | 
				
			||||||
    return std::unique_ptr<vm_if>(ret);
 | 
					    return std::unique_ptr<vm_if>(ret);
 | 
				
			||||||
}
 | 
					}
 | 
				
			||||||
										
											
												File diff suppressed because it is too large
												Load Diff
											
										
									
								
							
		Reference in New Issue
	
	Block a user