MINRES The Good Folks Series cores ISS
Go to file
Eyck Jentzsch 9d40aa3aab Added instruction enumeration and some cleanup 2017-12-31 11:27:51 +01:00
cmake Fixed CMake/conan.io setup now woring in a different environment 2017-11-16 00:37:10 +01:00
dbt-core@4eb39e8583 Added instruction enumeration and some cleanup 2017-12-31 11:27:51 +01:00
external Updated elfio and fixed a problem in CLI usage 2017-10-12 20:23:12 +02:00
html Fixed transaction linking and gpio visualization 2017-11-27 00:15:20 +01:00
riscv Added instruction enumeration and some cleanup 2017-12-31 11:27:51 +01:00
riscv.sc Added instruction enumeration and some cleanup 2017-12-31 11:27:51 +01:00
sc-components@0122e4d312 Restructured DBT function to encapsulate the compilation process 2017-12-28 17:09:24 +01:00
.clang-format Added clang-format formatting 2017-09-25 22:29:21 +02:00
.cproject Added configurability of WS output 2017-11-24 07:02:28 +01:00
.gitignore Added instruction enumeration and some cleanup 2017-12-31 11:27:51 +01:00
.gitmodules Fixed submodules spec 2017-09-25 21:24:01 +02:00
.project Restructured DBT function to encapsulate the compilation process 2017-12-28 17:09:24 +01:00
CMakeLists.txt Added seasocks via conan 2017-10-26 12:06:29 +02:00
LICENSE Initial commit 2017-08-27 13:04:48 +02:00
README.md Restructured DBT function to encapsulate the compilation process 2017-12-28 17:09:24 +01:00
conanfile.txt Fixed CMake/conan.io setup now woring in a different environment 2017-11-16 00:37:10 +01:00
simple-system.json Restructured DBT function to encapsulate the compilation process 2017-12-28 17:09:24 +01:00

README.md

DBT-RISE-RISCV

Am instruction set simulator based on DBT-RISE implementing the RISC-V ISA

DBT-RISE-RISCV README

This is work in progress, so use at your own risk. Goal is to implement an open-source ISS which can easily embedded e.g. into SystemC Virtual Prototypes. It used code generation to allow easy extension and adaptation of the used instruction. The RISC-V ISS reaches about 30MIPS running on Intel Core i7-2600K.

The implementation is based on LLVM 4.0. Eclipse CDT 4.7 (Oxygen) is recommended as IDE.

DBT-RISE-RISCV uses libGIS (https://github.com/vsergeev/libGIS) as well as ELFIO (http://elfio.sourceforge.net/), both under MIT license

What's missing

  • F & D standard extensions for 32bit to be implemented
  • MACF &D standard extensions for 64bit to be implemented and verified

Planned features

  • add platform peripherals beyond programmers view to resemble E300 platform
    • QSPI
    • PWM
    • ...
  • and more

Quick start

    pip install conan
  • setup conan to use the minres repo:
    conan remote add minres https://api.bintray.com/conan/minres/conan-repo
  • checkout source from git
  • start an out-of-source build:
    cd DBT-RISE-RiscV
    mkdir build
    cd build
    cmake ..
    cmake --build .
  • if you encounter issues when linking wrt. c++11 symbols you might have run into GCC ABI incompatibility introduced from GCC 5.0 onwards. You can fix this by adding '-s compiler.libcxx=libstdc++11' to the conan call or changing compiler.libcxx to
compiler.libcxx=libstdc++11

in $HOME/.conan/profiles/default