|
|
|
@ -30,18 +30,20 @@
|
|
|
|
|
*
|
|
|
|
|
*******************************************************************************/
|
|
|
|
|
|
|
|
|
|
#include "iss_factory.h"
|
|
|
|
|
#include <sysc/iss_factory.h>
|
|
|
|
|
#include <iss/arch/${coreDef.name.toLowerCase()}.h>
|
|
|
|
|
#include <iss/arch/riscv_hart_m_p.h>
|
|
|
|
|
#include <iss/arch/riscv_hart_mu_p.h>
|
|
|
|
|
#include "sc_core_adapter.h"
|
|
|
|
|
#include "core_complex.h"
|
|
|
|
|
#include <sysc/sc_core_adapter.h>
|
|
|
|
|
#include <sysc/core_complex.h>
|
|
|
|
|
#include <array>
|
|
|
|
|
|
|
|
|
|
<%
|
|
|
|
|
def array_count = coreDef.name.toLowerCase()=="tgc5d" || coreDef.name.toLowerCase()=="tgc5e"? 3 : 2;
|
|
|
|
|
%>
|
|
|
|
|
namespace iss {
|
|
|
|
|
namespace interp {
|
|
|
|
|
using namespace sysc;
|
|
|
|
|
volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
volatile std::array<bool, ${array_count}> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|m_p|interp", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_m_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
@ -51,13 +53,18 @@ volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})
|
|
|
|
|
})<%if(coreDef.name.toLowerCase()=="tgc5d" || coreDef.name.toLowerCase()=="tgc5e") {%>,
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|mu_p_clic_pmp|interp", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_EXT_N | iss::arch::FEAT_CLIC)>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})<%}%>
|
|
|
|
|
};
|
|
|
|
|
}
|
|
|
|
|
#if defined(WITH_LLVM)
|
|
|
|
|
namespace llvm {
|
|
|
|
|
using namespace sysc;
|
|
|
|
|
volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
volatile std::array<bool, ${array_count}> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|m_p|llvm", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_m_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
@ -67,14 +74,19 @@ volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})
|
|
|
|
|
})<%if(coreDef.name.toLowerCase()=="tgc5d" || coreDef.name.toLowerCase()=="tgc5e") {%>,
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|mu_p_clic_pmp|llvm", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_EXT_N | iss::arch::FEAT_CLIC)>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})<%}%>
|
|
|
|
|
};
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|
#if defined(WITH_TCC)
|
|
|
|
|
namespace tcc {
|
|
|
|
|
using namespace sysc;
|
|
|
|
|
volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
volatile std::array<bool, ${array_count}> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|m_p|tcc", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_m_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
@ -84,14 +96,19 @@ volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})
|
|
|
|
|
})<%if(coreDef.name.toLowerCase()=="tgc5d" || coreDef.name.toLowerCase()=="tgc5e") {%>,
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|mu_p_clic_pmp|tcc", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_EXT_N | iss::arch::FEAT_CLIC)>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})<%}%>
|
|
|
|
|
};
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|
#if defined(WITH_ASMJIT)
|
|
|
|
|
namespace asmjit {
|
|
|
|
|
using namespace sysc;
|
|
|
|
|
volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
volatile std::array<bool, ${array_count}> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|m_p|asmjit", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_m_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
@ -101,7 +118,12 @@ volatile std::array<bool, 2> ${coreDef.name.toLowerCase()}_init = {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})
|
|
|
|
|
})<%if(coreDef.name.toLowerCase()=="tgc5d" || coreDef.name.toLowerCase()=="tgc5e") {%>,
|
|
|
|
|
iss_factory::instance().register_creator("${coreDef.name.toLowerCase()}|mu_p_clic_pmp|asmjit", [](unsigned gdb_port, void* data) -> iss_factory::base_t {
|
|
|
|
|
auto* cc = reinterpret_cast<sysc::tgfs::core_complex*>(data);
|
|
|
|
|
auto* cpu = new sc_core_adapter<arch::riscv_hart_mu_p<arch::${coreDef.name.toLowerCase()}, (iss::arch::features_e)(iss::arch::FEAT_PMP | iss::arch::FEAT_EXT_N | iss::arch::FEAT_CLIC)>>(cc);
|
|
|
|
|
return {sysc::sc_cpu_ptr{cpu}, vm_ptr{create(static_cast<arch::${coreDef.name.toLowerCase()}*>(cpu), gdb_port)}};
|
|
|
|
|
})<%}%>
|
|
|
|
|
};
|
|
|
|
|
}
|
|
|
|
|
#endif
|
|
|
|
|