re-introduces last_branch register

This commit is contained in:
Eyck Jentzsch 2023-05-14 17:00:37 +02:00
parent 32848ec396
commit 95ba5c901a
2 changed files with 4 additions and 1 deletions

View File

@ -34,6 +34,7 @@ def getRegisterSizes(){
def regs = registers.collect{it.size}
regs[-1]=64 // correct for NEXT_PC
//regs+=[32, 32, 64, 64, 64, 32] // append TRAP_STATE, PENDING_TRAP, ICOUNT, CYCLE, INSTRET, INSTRUCTION
regs += [32] // append LAST_BRANCH
return regs
}
%>

View File

@ -38,6 +38,7 @@ def nativeTypeSize(int size){
def getRegisterSizes(){
def regs = registers.collect{nativeTypeSize(it.size)}
// regs+=[32,32, 64, 64, 64, 32] // append TRAP_STATE, PENDING_TRAP, ICOUNT, CYCLE, INSTRET, INSTRUCTION
regs += [32] // append LAST_BRANCH
return regs
}
def getRegisterOffsets(){
@ -91,7 +92,7 @@ template <> struct traits<${coreDef.name.toLowerCase()}> {
constexpr static unsigned FP_REGS_SIZE = ${constants.find {it.name=='FLEN'}?.value?:0};
enum reg_e {
${registers.collect{it.name}.join(', ')}, NUM_REGS
${registers.collect{it.name}.join(', ')}, NUM_REGS, LAST_BRANCH=NUM_REGS
};
using reg_t = uint${addrDataWidth}_t;
@ -162,6 +163,7 @@ struct ${coreDef.name.toLowerCase()}: public arch_if {
registers.each { reg -> if(reg.size>0) {%>
uint${byteSize(reg.size)}_t ${reg.name} = 0;<%
}}%>
uint32_t last_branch = 0;
} reg;
#pragma pack(pop)
uint32_t trap_state = 0, pending_trap = 0;