DBT-RISE-TGC/incl/iss/arch/riscv_hart_msu_vp.h

1372 lines
53 KiB
C
Raw Normal View History

2017-08-27 12:10:38 +02:00
/*******************************************************************************
2018-11-08 13:31:28 +01:00
* Copyright (C) 2017, 2018, MINRES Technologies GmbH
2017-08-27 12:10:38 +02:00
* All rights reserved.
2017-09-22 11:23:23 +02:00
*
2017-08-27 12:10:38 +02:00
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
2017-09-22 11:23:23 +02:00
*
2017-08-27 12:10:38 +02:00
* 1. Redistributions of source code must retain the above copyright notice,
* this list of conditions and the following disclaimer.
2017-09-22 11:23:23 +02:00
*
2017-08-27 12:10:38 +02:00
* 2. Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
2017-09-22 11:23:23 +02:00
*
2017-08-27 12:10:38 +02:00
* 3. Neither the name of the copyright holder nor the names of its contributors
* may be used to endorse or promote products derived from this software
* without specific prior written permission.
2017-09-22 11:23:23 +02:00
*
2017-08-27 12:10:38 +02:00
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
2017-09-22 11:23:23 +02:00
*
2017-08-27 12:10:38 +02:00
* Contributors:
2017-11-27 00:14:41 +01:00
* eyck@minres.com - initial implementation
2017-08-27 12:10:38 +02:00
******************************************************************************/
#ifndef _RISCV_CORE_H_
#define _RISCV_CORE_H_
#include "iss/arch/traits.h"
#include "iss/arch_if.h"
2018-11-08 13:31:28 +01:00
#include "iss/instrumentation_if.h"
#include "iss/log_categories.h"
#include "iss/vm_if.h"
2019-07-14 16:51:14 +02:00
#ifndef FMT_HEADER_ONLY
2019-04-11 07:40:02 +02:00
#define FMT_HEADER_ONLY
2019-07-14 16:51:14 +02:00
#endif
2018-11-24 20:29:24 +01:00
#include <fmt/format.h>
2018-11-08 13:31:28 +01:00
#include <array>
2017-08-27 12:10:38 +02:00
#include <elfio/elfio.hpp>
2017-09-22 11:23:23 +02:00
#include <iomanip>
2017-08-27 12:10:38 +02:00
#include <sstream>
2018-11-08 13:31:28 +01:00
#include <type_traits>
#include <unordered_map>
2018-11-08 13:31:28 +01:00
#include <util/bit_field.h>
2017-09-22 11:23:23 +02:00
#include <util/ities.h>
#include <util/sparse_array.h>
2017-08-27 12:10:38 +02:00
2018-11-08 13:31:28 +01:00
#if defined(__GNUC__)
#define likely(x) __builtin_expect(!!(x), 1)
#define unlikely(x) __builtin_expect(!!(x), 0)
#else
#define likely(x) x
#define unlikely(x) x
#endif
2017-08-27 12:10:38 +02:00
namespace iss {
namespace arch {
2017-09-22 11:23:23 +02:00
enum { tohost_dflt = 0xF0001000, fromhost_dflt = 0xF0001040 };
2017-08-27 12:10:38 +02:00
2018-04-24 19:05:01 +02:00
enum riscv_csr {
2017-08-27 12:10:38 +02:00
/* user-level CSR */
// User Trap Setup
2017-09-22 11:23:23 +02:00
ustatus = 0x000,
uie = 0x004,
utvec = 0x005,
2017-08-27 12:10:38 +02:00
// User Trap Handling
2017-09-22 11:23:23 +02:00
uscratch = 0x040,
uepc = 0x041,
ucause = 0x042,
utval = 0x043,
uip = 0x044,
2017-08-27 12:10:38 +02:00
// User Floating-Point CSRs
2017-09-22 11:23:23 +02:00
fflags = 0x001,
frm = 0x002,
fcsr = 0x003,
2017-08-27 12:10:38 +02:00
// User Counter/Timers
2017-09-22 11:23:23 +02:00
cycle = 0xC00,
time = 0xC01,
instret = 0xC02,
hpmcounter3 = 0xC03,
hpmcounter4 = 0xC04,
2017-08-27 12:10:38 +02:00
/*...*/
2017-09-22 11:23:23 +02:00
hpmcounter31 = 0xC1F,
cycleh = 0xC80,
timeh = 0xC81,
instreth = 0xC82,
hpmcounter3h = 0xC83,
hpmcounter4h = 0xC84,
2017-08-27 12:10:38 +02:00
/*...*/
2017-09-22 11:23:23 +02:00
hpmcounter31h = 0xC9F,
2017-08-27 12:10:38 +02:00
/* supervisor-level CSR */
// Supervisor Trap Setup
2017-09-22 11:23:23 +02:00
sstatus = 0x100,
sedeleg = 0x102,
sideleg = 0x103,
sie = 0x104,
stvec = 0x105,
scounteren = 0x106,
2017-08-27 12:10:38 +02:00
// Supervisor Trap Handling
2017-09-22 11:23:23 +02:00
sscratch = 0x140,
sepc = 0x141,
scause = 0x142,
stval = 0x143,
sip = 0x144,
2017-08-27 12:10:38 +02:00
// Supervisor Protection and Translation
2017-09-22 11:23:23 +02:00
satp = 0x180,
2017-08-27 12:10:38 +02:00
/* machine-level CSR */
// Machine Information Registers
2017-09-22 11:23:23 +02:00
mvendorid = 0xF11,
marchid = 0xF12,
mimpid = 0xF13,
mhartid = 0xF14,
2017-08-27 12:10:38 +02:00
// Machine Trap Setup
2017-09-22 11:23:23 +02:00
mstatus = 0x300,
misa = 0x301,
medeleg = 0x302,
mideleg = 0x303,
mie = 0x304,
mtvec = 0x305,
mcounteren = 0x306,
2017-08-27 12:10:38 +02:00
// Machine Trap Handling
2017-09-22 11:23:23 +02:00
mscratch = 0x340,
mepc = 0x341,
mcause = 0x342,
mtval = 0x343,
mip = 0x344,
2017-08-27 12:10:38 +02:00
// Machine Protection and Translation
2017-09-22 11:23:23 +02:00
pmpcfg0 = 0x3A0,
pmpcfg1 = 0x3A1,
pmpcfg2 = 0x3A2,
pmpcfg3 = 0x3A3,
pmpaddr0 = 0x3B0,
pmpaddr1 = 0x3B1,
2017-08-27 12:10:38 +02:00
/*...*/
2017-09-22 11:23:23 +02:00
pmpaddr15 = 0x3BF,
2017-08-27 12:10:38 +02:00
// Machine Counter/Timers
2017-09-22 11:23:23 +02:00
mcycle = 0xB00,
minstret = 0xB02,
mhpmcounter3 = 0xB03,
mhpmcounter4 = 0xB04,
2017-08-27 12:10:38 +02:00
/*...*/
2017-09-22 11:23:23 +02:00
mhpmcounter31 = 0xB1F,
mcycleh = 0xB80,
minstreth = 0xB82,
mhpmcounter3h = 0xB83,
mhpmcounter4h = 0xB84,
2017-08-27 12:10:38 +02:00
/*...*/
2017-09-22 11:23:23 +02:00
mhpmcounter31h = 0xB9F,
2017-08-27 12:10:38 +02:00
// Machine Counter Setup
2017-09-22 11:23:23 +02:00
mhpmevent3 = 0x323,
mhpmevent4 = 0x324,
2017-08-27 12:10:38 +02:00
/*...*/
2017-09-22 11:23:23 +02:00
mhpmevent31 = 0x33F,
2017-08-27 12:10:38 +02:00
// Debug/Trace Registers (shared with Debug Mode)
2017-09-22 11:23:23 +02:00
tselect = 0x7A0,
tdata1 = 0x7A1,
tdata2 = 0x7A2,
tdata3 = 0x7A3,
2017-08-27 12:10:38 +02:00
// Debug Mode Registers
2017-09-22 11:23:23 +02:00
dcsr = 0x7B0,
dpc = 0x7B1,
dscratch = 0x7B2
2017-08-27 12:10:38 +02:00
};
namespace {
2018-11-08 13:31:28 +01:00
std::array<const char, 4> lvl = {{'U', 'S', 'H', 'M'}};
std::array<const char *, 16> trap_str = {{""
"Instruction address misaligned", // 0
"Instruction access fault", // 1
"Illegal instruction", // 2
"Breakpoint", // 3
"Load address misaligned", // 4
"Load access fault", // 5
"Store/AMO address misaligned", // 6
"Store/AMO access fault", // 7
"Environment call from U-mode", // 8
"Environment call from S-mode", // 9
"Reserved", // a
"Environment call from M-mode", // b
"Instruction page fault", // c
"Load page fault", // d
"Reserved", // e
"Store/AMO page fault"}};
std::array<const char *, 12> irq_str = {
{"User software interrupt", "Supervisor software interrupt", "Reserved", "Machine software interrupt",
"User timer interrupt", "Supervisor timer interrupt", "Reserved", "Machine timer interrupt",
"User external interrupt", "Supervisor external interrupt", "Reserved", "Machine external interrupt"}};
2017-08-27 12:10:38 +02:00
enum {
2017-09-22 11:23:23 +02:00
PGSHIFT = 12,
PTE_PPN_SHIFT = 10,
2017-08-27 12:10:38 +02:00
// page table entry (PTE) fields
2017-09-22 11:23:23 +02:00
PTE_V = 0x001, // Valid
PTE_R = 0x002, // Read
PTE_W = 0x004, // Write
PTE_X = 0x008, // Execute
PTE_U = 0x010, // User
PTE_G = 0x020, // Global
PTE_A = 0x040, // Accessed
PTE_D = 0x080, // Dirty
2017-08-27 12:10:38 +02:00
PTE_SOFT = 0x300 // Reserved for Software
};
2017-09-22 11:23:23 +02:00
template <typename T> inline bool PTE_TABLE(T PTE) { return (((PTE) & (PTE_V | PTE_R | PTE_W | PTE_X)) == PTE_V); }
2017-08-27 12:10:38 +02:00
2017-09-22 11:23:23 +02:00
enum { PRIV_U = 0, PRIV_S = 1, PRIV_M = 3 };
2017-08-27 12:10:38 +02:00
enum {
2017-09-22 11:23:23 +02:00
ISA_A = 1,
ISA_B = 1 << 1,
ISA_C = 1 << 2,
ISA_D = 1 << 3,
ISA_E = 1 << 4,
ISA_F = 1 << 5,
ISA_G = 1 << 6,
ISA_I = 1 << 8,
ISA_M = 1 << 12,
ISA_N = 1 << 13,
ISA_Q = 1 << 16,
ISA_S = 1 << 18,
ISA_U = 1 << 20
};
2017-08-27 12:10:38 +02:00
struct vm_info {
int levels;
int idxbits;
int ptesize;
uint64_t ptbase;
2018-11-08 13:31:28 +01:00
bool is_active() { return levels; }
2017-08-27 12:10:38 +02:00
};
2017-10-12 22:41:37 +02:00
class trap_load_access_fault : public trap_access {
public:
trap_load_access_fault(uint64_t badaddr)
: trap_access(5 << 16, badaddr) {}
2017-08-27 12:10:38 +02:00
};
2017-10-12 22:41:37 +02:00
class illegal_instruction_fault : public trap_access {
public:
illegal_instruction_fault(uint64_t badaddr)
: trap_access(2 << 16, badaddr) {}
2017-08-27 12:10:38 +02:00
};
2017-10-12 22:41:37 +02:00
class trap_instruction_page_fault : public trap_access {
public:
trap_instruction_page_fault(uint64_t badaddr)
: trap_access(12 << 16, badaddr) {}
2017-08-27 12:10:38 +02:00
};
2017-10-12 22:41:37 +02:00
class trap_load_page_fault : public trap_access {
public:
trap_load_page_fault(uint64_t badaddr)
: trap_access(13 << 16, badaddr) {}
2017-08-27 12:10:38 +02:00
};
2017-10-12 22:41:37 +02:00
class trap_store_page_fault : public trap_access {
public:
trap_store_page_fault(uint64_t badaddr)
: trap_access(15 << 16, badaddr) {}
2017-08-27 12:10:38 +02:00
};
}
template <typename BASE> class riscv_hart_msu_vp : public BASE {
public:
2017-08-27 12:10:38 +02:00
using super = BASE;
using this_class = riscv_hart_msu_vp<BASE>;
2017-09-22 11:23:23 +02:00
using virt_addr_t = typename super::virt_addr_t;
using phys_addr_t = typename super::phys_addr_t;
using reg_t = typename super::reg_t;
2017-08-27 12:10:38 +02:00
using addr_t = typename super::addr_t;
2017-09-22 11:23:23 +02:00
using rd_csr_f = iss::status (this_class::*)(unsigned addr, reg_t &);
2017-08-27 12:10:38 +02:00
using wr_csr_f = iss::status (this_class::*)(unsigned addr, reg_t);
// primary template
2018-11-08 13:31:28 +01:00
template <class T, class Enable = void> struct hart_state {};
// specialization 32bit
2018-11-08 13:31:28 +01:00
template <typename T> class hart_state<T, typename std::enable_if<std::is_same<T, uint32_t>::value>::type> {
2017-10-12 22:41:37 +02:00
public:
BEGIN_BF_DECL(mstatus_t, T);
// SD bit is read-only and is set when either the FS or XS bits encode a Dirty state (i.e., SD=((FS==11) OR XS==11)))
BF_FIELD(SD, 31, 1);
// Trap SRET
BF_FIELD(TSR, 22, 1);
// Timeout Wait
BF_FIELD(TW, 21, 1);
// Trap Virtual Memory
BF_FIELD(TVM, 20, 1);
// Make eXecutable Readable
BF_FIELD(MXR, 19, 1);
// permit Supervisor User Memory access
BF_FIELD(SUM, 18, 1);
// Modify PRiVilege
BF_FIELD(MPRV, 17, 1);
// status of additional user-mode extensions and associated state, All off/None dirty or clean, some on/None dirty, some clean/Some dirty
BF_FIELD(XS, 15, 2);
// floating-point unit status Off/Initial/Clean/Dirty
BF_FIELD(FS, 13, 2);
// machine previous privilege
BF_FIELD(MPP, 11, 2);
// supervisor previous privilege
BF_FIELD(SPP, 8, 1);
// previous machine interrupt-enable
BF_FIELD(MPIE, 7, 1);
// previous supervisor interrupt-enable
BF_FIELD(SPIE, 5, 1);
// previous user interrupt-enable
BF_FIELD(UPIE, 4, 1);
// machine interrupt-enable
BF_FIELD(MIE, 3, 1);
// supervisor interrupt-enable
BF_FIELD(SIE, 1, 1);
// user interrupt-enable
BF_FIELD(UIE, 0, 1);
END_BF_DECL();
mstatus_t mstatus;
static const reg_t mstatus_reset_val = 0;
2018-11-08 13:31:28 +01:00
void write_mstatus(T val, unsigned priv_lvl) {
auto mask = get_mask(priv_lvl);
2018-02-06 12:34:34 +01:00
auto new_val = (mstatus.st.value & ~mask) | (val & mask);
2018-11-08 13:31:28 +01:00
mstatus = new_val;
}
T satp;
static constexpr T get_misa() { return (1UL << 30) | ISA_I | ISA_M | ISA_A | ISA_U | ISA_S | ISA_M; }
static constexpr uint32_t get_mask(unsigned priv_lvl) {
2018-11-08 13:31:28 +01:00
#if __cplusplus < 201402L
return priv_lvl == PRIV_U ? 0x80000011UL : priv_lvl == PRIV_S ? 0x800de133UL : 0x807ff9ddUL;
#else
switch (priv_lvl) {
case PRIV_U: return 0x80000011UL; // 0b1000 0000 0000 0000 0000 0000 0001 0001
case PRIV_S: return 0x800de133UL; // 0b1000 0000 0000 1101 1110 0001 0011 0011
default: return 0x807ff9ddUL; // 0b1000 0000 0111 1111 1111 1001 1011 1011
}
2018-11-08 13:31:28 +01:00
#endif
}
static inline vm_info decode_vm_info(uint32_t state, T sptbr) {
if (state == PRIV_M) return {0, 0, 0, 0};
if (state <= PRIV_S)
switch (bit_sub<31, 1>(sptbr)) {
case 0: return {0, 0, 0, 0}; // off
case 1: return {2, 10, 4, bit_sub<0, 22>(sptbr) << PGSHIFT}; // SV32
default: abort();
}
abort();
return {0, 0, 0, 0}; // dummy
}
};
// specialization 64bit
2018-11-08 13:31:28 +01:00
template <typename T> class hart_state<T, typename std::enable_if<std::is_same<T, uint64_t>::value>::type> {
2017-10-12 22:41:37 +02:00
public:
BEGIN_BF_DECL(mstatus_t, T);
// SD bit is read-only and is set when either the FS or XS bits encode a Dirty state (i.e., SD=((FS==11) OR XS==11)))
BF_FIELD(SD, 63, 1);
// value of XLEN for S-mode
BF_FIELD(SXL, 34, 2);
// value of XLEN for U-mode
BF_FIELD(UXL, 32, 2);
// Trap SRET
BF_FIELD(TSR, 22, 1);
// Timeout Wait
BF_FIELD(TW, 21, 1);
// Trap Virtual Memory
BF_FIELD(TVM, 20, 1);
// Make eXecutable Readable
BF_FIELD(MXR, 19, 1);
// permit Supervisor User Memory access
BF_FIELD(SUM, 18, 1);
// Modify PRiVilege
BF_FIELD(MPRV, 17, 1);
// status of additional user-mode extensions and associated state, All off/None dirty or clean, some on/None dirty, some clean/Some dirty
BF_FIELD(XS, 15, 2);
// floating-point unit status Off/Initial/Clean/Dirty
BF_FIELD(FS, 13, 2);
// machine previous privilege
BF_FIELD(MPP, 11, 2);
// supervisor previous privilege
BF_FIELD(SPP, 8, 1);
// previous machine interrupt-enable
BF_FIELD(MPIE, 7, 1);
// previous supervisor interrupt-enable
BF_FIELD(SPIE, 5, 1);
// previous user interrupt-enable
BF_FIELD(UPIE, 4, 1);
// machine interrupt-enable
BF_FIELD(MIE, 3, 1);
// supervisor interrupt-enable
BF_FIELD(SIE, 1, 1);
// user interrupt-enable
BF_FIELD(UIE, 0, 1);
END_BF_DECL();
mstatus_t mstatus;
static const reg_t mstatus_reset_val = 0xa00000000;
2018-11-08 13:31:28 +01:00
void write_mstatus(T val, unsigned priv_lvl) {
T old_val = mstatus;
auto mask = get_mask(priv_lvl);
auto new_val = (old_val & ~mask) | (val & mask);
2018-11-08 13:31:28 +01:00
if ((new_val & mstatus.SXL.Mask) == 0) {
new_val |= old_val & mstatus.SXL.Mask;
}
2018-11-08 13:31:28 +01:00
if ((new_val & mstatus.UXL.Mask) == 0) {
new_val |= old_val & mstatus.UXL.Mask;
}
2018-11-08 13:31:28 +01:00
mstatus = new_val;
}
T satp;
static constexpr T get_misa() { return (2ULL << 62) | ISA_I | ISA_M | ISA_A | ISA_U | ISA_S | ISA_M; }
static constexpr T get_mask(unsigned priv_lvl) {
switch (priv_lvl) {
case PRIV_U: return 0x8000000f00000011ULL; // 0b1...0 1111 0000 0000 0111 1111 1111 1001 1011 1011
case PRIV_S: return 0x8000000f000de133ULL; // 0b1...0 0011 0000 0000 0000 1101 1110 0001 0011 0011
default: return 0x8000000f007ff9ddULL; // 0b1...0 1111 0000 0000 0111 1111 1111 1001 1011 1011
}
}
static inline vm_info decode_vm_info(uint32_t state, T sptbr) {
if (state == PRIV_M) return {0, 0, 0, 0};
if (state <= PRIV_S)
switch (bit_sub<60, 4>(sptbr)) {
2018-11-08 13:31:28 +01:00
case 0: return {0, 0, 0, 0}; // off
case 8: return {3, 9, 8, bit_sub<0, 44>(sptbr) << PGSHIFT};// SV39
case 9: return {4, 9, 8, bit_sub<0, 44>(sptbr) << PGSHIFT};// SV48
case 10: return {5, 9, 8, bit_sub<0, 44>(sptbr) << PGSHIFT};// SV57
case 11: return {6, 9, 8, bit_sub<0, 44>(sptbr) << PGSHIFT};// SV64
default: abort();
}
abort();
return {0, 0, 0, 0}; // dummy
}
};
2017-08-27 12:10:38 +02:00
const typename super::reg_t PGSIZE = 1 << PGSHIFT;
2017-09-22 11:23:23 +02:00
const typename super::reg_t PGMASK = PGSIZE - 1;
2017-08-27 12:10:38 +02:00
2017-09-22 11:23:23 +02:00
constexpr reg_t get_irq_mask(size_t mode) {
2018-11-08 13:31:28 +01:00
std::array<const reg_t, 4> m = {{
0b000100010001, // U mode
0b001100110011, // S mode
0,
0b101110111011 // M mode
}};
2017-08-27 12:10:38 +02:00
return m[mode];
}
riscv_hart_msu_vp();
2017-09-22 20:09:29 +02:00
virtual ~riscv_hart_msu_vp() = default;
2017-08-27 12:10:38 +02:00
void reset(uint64_t address) override;
2018-11-08 13:31:28 +01:00
std::pair<uint64_t, bool> load_file(std::string name, int type = -1) override;
2017-08-27 12:10:38 +02:00
virtual phys_addr_t virt2phys(const iss::addr_t &addr) override;
2017-08-27 12:10:38 +02:00
iss::status read(const address_type type, const access_type access, const uint32_t space,
const uint64_t addr, const unsigned length, uint8_t *const data) override;
iss::status write(const address_type type, const access_type access, const uint32_t space,
const uint64_t addr, const unsigned length, const uint8_t *const data) override;
2017-08-27 12:10:38 +02:00
2017-09-22 11:23:23 +02:00
virtual uint64_t enter_trap(uint64_t flags) override { return riscv_hart_msu_vp::enter_trap(flags, fault_data); }
2017-08-27 12:10:38 +02:00
virtual uint64_t enter_trap(uint64_t flags, uint64_t addr) override;
virtual uint64_t leave_trap(uint64_t flags) override;
2017-09-22 20:09:29 +02:00
void wait_until(uint64_t flags) override;
2017-08-27 12:10:38 +02:00
void disass_output(uint64_t pc, const std::string instr) override {
2018-11-24 20:29:24 +01:00
CLOG(INFO, disass) << fmt::format("0x{:016x} {:40} [p:{};s:0x{:x};c:{}]",
pc, instr, lvl[this->reg.machine_state], (reg_t)state.mstatus, this->reg.icount);
2017-08-27 12:10:38 +02:00
};
2018-11-08 13:31:28 +01:00
iss::instrumentation_if *get_instrumentation_if() override { return &instr_if; }
2017-08-27 12:10:38 +02:00
protected:
2018-11-08 13:31:28 +01:00
struct riscv_instrumentation_if : public iss::instrumentation_if {
2018-11-08 13:31:28 +01:00
riscv_instrumentation_if(riscv_hart_msu_vp<BASE> &arch)
: arch(arch) {}
/**
* get the name of this architecture
*
* @return the name of this architecture
*/
2018-11-08 13:31:28 +01:00
const std::string core_type_name() const override { return traits<BASE>::core_type; }
2018-11-08 13:31:28 +01:00
virtual uint64_t get_pc() { return arch.get_pc(); };
2018-11-08 13:31:28 +01:00
virtual uint64_t get_next_pc() { return arch.get_next_pc(); };
2018-11-08 13:31:28 +01:00
virtual void set_curr_instr_cycles(unsigned cycles) { arch.cycle_offset += cycles - 1; };
2018-11-08 13:31:28 +01:00
riscv_hart_msu_vp<BASE> &arch;
};
friend struct riscv_instrumentation_if;
2018-11-08 13:31:28 +01:00
addr_t get_pc() { return this->reg.PC; }
addr_t get_next_pc() { return this->reg.NEXT_PC; }
2017-09-22 11:23:23 +02:00
virtual iss::status read_mem(phys_addr_t addr, unsigned length, uint8_t *const data);
virtual iss::status write_mem(phys_addr_t addr, unsigned length, const uint8_t *const data);
2017-08-27 12:10:38 +02:00
2017-09-22 11:23:23 +02:00
virtual iss::status read_csr(unsigned addr, reg_t &val);
virtual iss::status write_csr(unsigned addr, reg_t val);
2017-08-27 12:10:38 +02:00
hart_state<reg_t> state;
uint64_t cycle_offset;
reg_t fault_data;
2018-11-08 13:31:28 +01:00
std::array<vm_info, 2> vm;
2017-08-27 12:10:38 +02:00
uint64_t tohost = tohost_dflt;
uint64_t fromhost = fromhost_dflt;
unsigned to_host_wr_cnt = 0;
riscv_instrumentation_if instr_if;
2017-08-27 12:10:38 +02:00
2017-09-22 11:23:23 +02:00
using mem_type = util::sparse_array<uint8_t, 1ULL << 32>;
using csr_type = util::sparse_array<typename traits<BASE>::reg_t, 1ULL << 12, 12>;
2017-08-27 12:10:38 +02:00
using csr_page_type = typename csr_type::page_type;
mem_type mem;
csr_type csr;
void update_vm_info();
2017-08-27 12:10:38 +02:00
std::stringstream uart_buf;
std::unordered_map<reg_t, uint64_t> ptw;
std::unordered_map<uint64_t, uint8_t> atomic_reservation;
std::unordered_map<unsigned, rd_csr_f> csr_rd_cb;
std::unordered_map<unsigned, wr_csr_f> csr_wr_cb;
private:
2017-09-22 11:23:23 +02:00
iss::status read_cycle(unsigned addr, reg_t &val);
2017-10-25 22:05:31 +02:00
iss::status read_time(unsigned addr, reg_t &val);
2017-09-22 11:23:23 +02:00
iss::status read_status(unsigned addr, reg_t &val);
2017-08-27 12:10:38 +02:00
iss::status write_status(unsigned addr, reg_t val);
2017-09-22 11:23:23 +02:00
iss::status read_ie(unsigned addr, reg_t &val);
2017-08-27 12:10:38 +02:00
iss::status write_ie(unsigned addr, reg_t val);
2017-09-22 11:23:23 +02:00
iss::status read_ip(unsigned addr, reg_t &val);
2017-08-27 12:10:38 +02:00
iss::status write_ip(unsigned addr, reg_t val);
2017-09-22 11:23:23 +02:00
iss::status read_satp(unsigned addr, reg_t &val);
2017-08-27 12:10:38 +02:00
iss::status write_satp(unsigned addr, reg_t val);
2018-11-08 13:31:28 +01:00
iss::status read_fcsr(unsigned addr, reg_t &val);
iss::status write_fcsr(unsigned addr, reg_t val);
2018-11-08 13:31:28 +01:00
protected:
2017-08-27 12:10:38 +02:00
void check_interrupt();
};
template <typename BASE>
riscv_hart_msu_vp<BASE>::riscv_hart_msu_vp()
2018-11-08 13:31:28 +01:00
: state()
, cycle_offset(0)
, instr_if(*this) {
csr[misa] = hart_state<reg_t>::get_misa();
2017-08-27 12:10:38 +02:00
uart_buf.str("");
// read-only registers
2017-09-22 11:23:23 +02:00
csr_wr_cb[misa] = nullptr;
for (unsigned addr = mcycle; addr <= hpmcounter31; ++addr) csr_wr_cb[addr] = nullptr;
for (unsigned addr = mcycleh; addr <= hpmcounter31h; ++addr) csr_wr_cb[addr] = nullptr;
2017-08-27 12:10:38 +02:00
// special handling
2017-10-25 22:05:31 +02:00
csr_rd_cb[time] = &riscv_hart_msu_vp<BASE>::read_time;
csr_wr_cb[time] = nullptr;
csr_rd_cb[timeh] = &riscv_hart_msu_vp<BASE>::read_time;
csr_wr_cb[timeh] = nullptr;
2017-09-22 11:23:23 +02:00
csr_rd_cb[mcycle] = &riscv_hart_msu_vp<BASE>::read_cycle;
csr_rd_cb[mcycleh] = &riscv_hart_msu_vp<BASE>::read_cycle;
csr_rd_cb[minstret] = &riscv_hart_msu_vp<BASE>::read_cycle;
csr_rd_cb[minstreth] = &riscv_hart_msu_vp<BASE>::read_cycle;
csr_rd_cb[mstatus] = &riscv_hart_msu_vp<BASE>::read_status;
csr_wr_cb[mstatus] = &riscv_hart_msu_vp<BASE>::write_status;
csr_rd_cb[sstatus] = &riscv_hart_msu_vp<BASE>::read_status;
csr_wr_cb[sstatus] = &riscv_hart_msu_vp<BASE>::write_status;
csr_rd_cb[ustatus] = &riscv_hart_msu_vp<BASE>::read_status;
csr_wr_cb[ustatus] = &riscv_hart_msu_vp<BASE>::write_status;
csr_rd_cb[mip] = &riscv_hart_msu_vp<BASE>::read_ip;
csr_wr_cb[mip] = &riscv_hart_msu_vp<BASE>::write_ip;
csr_rd_cb[sip] = &riscv_hart_msu_vp<BASE>::read_ip;
csr_wr_cb[sip] = &riscv_hart_msu_vp<BASE>::write_ip;
csr_rd_cb[uip] = &riscv_hart_msu_vp<BASE>::read_ip;
csr_wr_cb[uip] = &riscv_hart_msu_vp<BASE>::write_ip;
csr_rd_cb[mie] = &riscv_hart_msu_vp<BASE>::read_ie;
csr_wr_cb[mie] = &riscv_hart_msu_vp<BASE>::write_ie;
csr_rd_cb[sie] = &riscv_hart_msu_vp<BASE>::read_ie;
csr_wr_cb[sie] = &riscv_hart_msu_vp<BASE>::write_ie;
csr_rd_cb[uie] = &riscv_hart_msu_vp<BASE>::read_ie;
csr_wr_cb[uie] = &riscv_hart_msu_vp<BASE>::write_ie;
csr_rd_cb[satp] = &riscv_hart_msu_vp<BASE>::read_satp;
csr_wr_cb[satp] = &riscv_hart_msu_vp<BASE>::write_satp;
csr_rd_cb[fcsr] = &riscv_hart_msu_vp<BASE>::read_fcsr;
csr_wr_cb[fcsr] = &riscv_hart_msu_vp<BASE>::write_fcsr;
csr_rd_cb[fflags] = &riscv_hart_msu_vp<BASE>::read_fcsr;
csr_wr_cb[fflags] = &riscv_hart_msu_vp<BASE>::write_fcsr;
csr_rd_cb[frm] = &riscv_hart_msu_vp<BASE>::read_fcsr;
csr_wr_cb[frm] = &riscv_hart_msu_vp<BASE>::write_fcsr;
2017-08-27 12:10:38 +02:00
}
2018-11-08 13:31:28 +01:00
template <typename BASE> std::pair<uint64_t, bool> riscv_hart_msu_vp<BASE>::load_file(std::string name, int type) {
2017-09-22 11:23:23 +02:00
FILE *fp = fopen(name.c_str(), "r");
if (fp) {
2018-11-08 13:31:28 +01:00
std::array<char, 5> buf;
auto n = fread(buf.data(), 1, 4, fp);
2017-09-22 11:23:23 +02:00
if (n != 4) throw std::runtime_error("input file has insufficient size");
buf[4] = 0;
2018-11-08 13:31:28 +01:00
if (strcmp(buf.data() + 1, "ELF") == 0) {
2017-08-27 12:10:38 +02:00
fclose(fp);
2017-09-22 11:23:23 +02:00
// Create elfio reader
2017-08-27 12:10:38 +02:00
ELFIO::elfio reader;
// Load ELF data
2017-09-22 11:23:23 +02:00
if (!reader.load(name)) throw std::runtime_error("could not process elf file");
2017-08-27 12:10:38 +02:00
// check elf properties
2018-11-08 13:31:28 +01:00
if (reader.get_class() != ELFCLASS32)
if (sizeof(reg_t) == 4) throw std::runtime_error("wrong elf class in file");
2017-09-22 11:23:23 +02:00
if (reader.get_type() != ET_EXEC) throw std::runtime_error("wrong elf type in file");
2018-11-08 13:31:28 +01:00
if (reader.get_machine() != EM_RISCV) throw std::runtime_error("wrong elf machine in file");
2017-09-22 11:23:23 +02:00
for (const auto pseg : reader.segments) {
const auto fsize = pseg->get_file_size(); // 0x42c/0x0
const auto seg_data = pseg->get_data();
if (fsize > 0) {
auto res = this->write(iss::address_type::PHYSICAL, iss::access_type::DEBUG_WRITE,
traits<BASE>::MEM, pseg->get_physical_address(),
fsize, reinterpret_cast<const uint8_t *const>(seg_data));
2017-10-04 10:31:11 +02:00
if (res != iss::Ok)
LOG(ERROR) << "problem writing " << fsize << "bytes to 0x" << std::hex
<< pseg->get_physical_address();
2017-08-27 12:10:38 +02:00
}
}
2017-09-22 11:23:23 +02:00
for (const auto sec : reader.sections) {
if (sec->get_name() == ".tohost") {
tohost = sec->get_address();
fromhost = tohost + 0x40;
2017-08-27 12:10:38 +02:00
}
}
return std::make_pair(reader.get_entry(), true);
2017-08-27 12:10:38 +02:00
}
throw std::runtime_error("memory load file is not a valid elf file");
2017-08-27 12:10:38 +02:00
}
throw std::runtime_error("memory load file not found");
2017-08-27 12:10:38 +02:00
}
2017-09-22 11:23:23 +02:00
template <typename BASE>
iss::status riscv_hart_msu_vp<BASE>::read(const address_type type, const access_type access, const uint32_t space,
const uint64_t addr, const unsigned length, uint8_t *const data) {
2017-08-27 12:10:38 +02:00
#ifndef NDEBUG
if (access && iss::access_type::DEBUG) {
2018-11-08 13:31:28 +01:00
LOG(TRACE) << "debug read of " << length << " bytes @addr " << addr;
2017-08-27 12:10:38 +02:00
} else {
2018-11-08 13:31:28 +01:00
LOG(TRACE) << "read of " << length << " bytes @addr " << addr;
2017-08-27 12:10:38 +02:00
}
#endif
try {
switch (space) {
case traits<BASE>::MEM: {
if (unlikely((access == iss::access_type::FETCH || access == iss::access_type::DEBUG_FETCH) && (addr & 0x1) == 1)) {
fault_data = addr;
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
this->reg.trap_state = (1 << 31); // issue trap 0
return iss::Err;
2017-08-27 12:10:38 +02:00
}
try {
if (unlikely((addr & ~PGMASK) != ((addr + length - 1) & ~PGMASK))) { // we may cross a page boundary
vm_info vm = hart_state<reg_t>::decode_vm_info(this->reg.machine_state, state.satp);
if (vm.levels != 0) { // VM is active
auto split_addr = (addr + length) & ~PGMASK;
auto len1 = split_addr - addr;
auto res = read(type, access, space, addr, len1, data);
if (res == iss::Ok)
res = read(type, access, space, split_addr, length - len1, data + len1);
return res;
}
}
auto res = type==iss::address_type::PHYSICAL?
read_mem( BASE::v2p(phys_addr_t{access, space, addr}), length, data):
read_mem( BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
if (unlikely(res != iss::Ok)) this->reg.trap_state = (1 << 31) | (5 << 16); // issue trap 5 (load access fault
return res;
} catch (trap_access &ta) {
this->reg.trap_state = (1 << 31) | ta.id;
2017-08-27 12:10:38 +02:00
return iss::Err;
}
} break;
case traits<BASE>::CSR: {
if (length != sizeof(reg_t)) return iss::Err;
return read_csr(addr, *reinterpret_cast<reg_t *const>(data));
} break;
case traits<BASE>::FENCE: {
if ((addr + length) > mem.size()) return iss::Err;
switch (addr) {
case 2: // SFENCE:VMA lower
case 3: { // SFENCE:VMA upper
auto tvm = state.mstatus.TVM;
if (this->reg.machine_state == PRIV_S & tvm != 0) {
this->reg.trap_state = (1 << 31) | (2 << 16);
this->fault_data = this->reg.PC;
return iss::Err;
}
return iss::Ok;
}
}
} break;
case traits<BASE>::RES: {
auto it = atomic_reservation.find(addr);
if (it != atomic_reservation.end() && it->second != 0) {
memset(data, 0xff, length);
atomic_reservation.erase(addr);
} else
memset(data, 0, length);
} break;
default:
return iss::Err; // assert("Not supported");
2017-08-27 12:10:38 +02:00
}
return iss::Ok;
} catch (trap_access &ta) {
this->reg.trap_state = (1 << 31) | ta.id;
return iss::Err;
2017-08-27 12:10:38 +02:00
}
}
2017-09-22 11:23:23 +02:00
template <typename BASE>
iss::status riscv_hart_msu_vp<BASE>::write(const address_type type, const access_type access, const uint32_t space,
const uint64_t addr, const unsigned length, const uint8_t *const data) {
2017-08-27 12:10:38 +02:00
#ifndef NDEBUG
const char *prefix = (access && iss::access_type::DEBUG) ? "debug " : "";
2017-09-22 11:23:23 +02:00
switch (length) {
2017-08-27 12:10:38 +02:00
case 8:
2018-11-08 13:31:28 +01:00
LOG(TRACE) << prefix << "write of " << length << " bytes (0x" << std::hex << *(uint64_t *)&data[0] << std::dec
2017-09-22 11:23:23 +02:00
<< ") @addr " << addr;
2017-08-27 12:10:38 +02:00
break;
case 4:
2018-11-08 13:31:28 +01:00
LOG(TRACE) << prefix << "write of " << length << " bytes (0x" << std::hex << *(uint32_t *)&data[0] << std::dec
2017-09-22 11:23:23 +02:00
<< ") @addr " << addr;
2017-08-27 12:10:38 +02:00
break;
case 2:
2018-11-08 13:31:28 +01:00
LOG(TRACE) << prefix << "write of " << length << " bytes (0x" << std::hex << *(uint16_t *)&data[0] << std::dec
2017-09-22 11:23:23 +02:00
<< ") @addr " << addr;
2017-08-27 12:10:38 +02:00
break;
case 1:
2018-11-08 13:31:28 +01:00
LOG(TRACE) << prefix << "write of " << length << " bytes (0x" << std::hex << (uint16_t)data[0] << std::dec
2017-09-22 11:23:23 +02:00
<< ") @addr " << addr;
2017-08-27 12:10:38 +02:00
break;
default:
2018-11-08 13:31:28 +01:00
LOG(TRACE) << prefix << "write of " << length << " bytes @addr " << addr;
2017-08-27 12:10:38 +02:00
}
#endif
try {
switch (space) {
2017-09-22 11:23:23 +02:00
case traits<BASE>::MEM: {
if (unlikely((access && iss::access_type::FETCH) && (addr & 0x1) == 1)) {
fault_data = addr;
if (access && iss::access_type::DEBUG) throw trap_access(0, addr);
2017-10-04 10:31:11 +02:00
this->reg.trap_state = (1 << 31); // issue trap 0
return iss::Err;
}
try {
if (unlikely((addr & ~PGMASK) != ((addr + length - 1) & ~PGMASK))) { // we may cross a page boundary
vm_info vm = hart_state<reg_t>::decode_vm_info(this->reg.machine_state, state.satp);
2017-10-04 10:31:11 +02:00
if (vm.levels != 0) { // VM is active
auto split_addr = (addr + length) & ~PGMASK;
auto len1 = split_addr - addr;
auto res = write(type, access, space, addr, len1, data);
2017-10-04 10:31:11 +02:00
if (res == iss::Ok)
res = write(type, access, space, split_addr, length - len1, data + len1);
2017-10-04 10:31:11 +02:00
return res;
}
}
auto res = type==iss::address_type::PHYSICAL?
write_mem(phys_addr_t{access, space, addr}, length, data):
write_mem(BASE::v2p(iss::addr_t{access, type, space, addr}), length, data);
2018-11-08 13:31:28 +01:00
if (unlikely(res != iss::Ok))
this->reg.trap_state = (1 << 31) | (5 << 16); // issue trap 7 (Store/AMO access fault)
2017-10-04 10:31:11 +02:00
return res;
} catch (trap_access &ta) {
this->reg.trap_state = (1 << 31) | ta.id;
return iss::Err;
}
phys_addr_t paddr = BASE::v2p(iss::addr_t{access, type, space, addr});
2017-09-22 11:23:23 +02:00
if ((paddr.val + length) > mem.size()) return iss::Err;
switch (paddr.val) {
2017-08-27 12:10:38 +02:00
case 0x10013000: // UART0 base, TXFIFO reg
case 0x10023000: // UART1 base, TXFIFO reg
2017-09-22 11:23:23 +02:00
uart_buf << (char)data[0];
if (((char)data[0]) == '\n' || data[0] == 0) {
// LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send
// '"<<uart_buf.str()<<"'";
std::cout << uart_buf.str();
2017-08-27 12:10:38 +02:00
uart_buf.str("");
}
return iss::Ok;
2017-09-22 11:23:23 +02:00
case 0x10008000: { // HFROSC base, hfrosccfg reg
2017-10-04 10:31:11 +02:00
auto &p = mem(paddr.val / mem.page_size);
auto offs = paddr.val & mem.page_addr_mask;
2017-09-22 11:23:23 +02:00
std::copy(data, data + length, p.data() + offs);
2017-10-04 10:31:11 +02:00
auto &x = *(p.data() + offs + 3);
2017-09-22 11:23:23 +02:00
if (x & 0x40) x |= 0x80; // hfroscrdy = 1 if hfroscen==1
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
case 0x10008008: { // HFROSC base, pllcfg reg
2017-10-04 10:31:11 +02:00
auto &p = mem(paddr.val / mem.page_size);
auto offs = paddr.val & mem.page_addr_mask;
2017-09-22 11:23:23 +02:00
std::copy(data, data + length, p.data() + offs);
2017-10-04 10:31:11 +02:00
auto &x = *(p.data() + offs + 3);
2017-09-22 11:23:23 +02:00
x |= 0x80; // set pll lock upon writing
2017-08-27 12:10:38 +02:00
return iss::Ok;
2017-09-22 11:23:23 +02:00
} break;
2017-10-04 10:31:11 +02:00
default: {}
2017-08-27 12:10:38 +02:00
}
2017-09-22 11:23:23 +02:00
} break;
case traits<BASE>::CSR: {
if (length != sizeof(reg_t)) return iss::Err;
return write_csr(addr, *reinterpret_cast<const reg_t *>(data));
2017-09-22 11:23:23 +02:00
} break;
case traits<BASE>::FENCE: {
if ((addr + length) > mem.size()) return iss::Err;
switch (addr) {
2017-08-27 12:10:38 +02:00
case 2:
2017-09-22 11:23:23 +02:00
case 3: {
2017-08-27 12:10:38 +02:00
ptw.clear();
auto tvm = state.mstatus.TVM;
2017-09-22 11:23:23 +02:00
if (this->reg.machine_state == PRIV_S & tvm != 0) {
this->reg.trap_state = (1 << 31) | (2 << 16);
this->fault_data = this->reg.PC;
2017-08-27 12:10:38 +02:00
return iss::Err;
}
return iss::Ok;
}
}
2017-09-22 11:23:23 +02:00
} break;
case traits<BASE>::RES: {
atomic_reservation[addr] = data[0];
2017-09-22 11:23:23 +02:00
} break;
2017-08-27 12:10:38 +02:00
default:
return iss::Err;
}
return iss::Ok;
2017-09-22 11:23:23 +02:00
} catch (trap_access &ta) {
this->reg.trap_state = (1 << 31) | ta.id;
2017-08-27 12:10:38 +02:00
return iss::Err;
}
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_csr(unsigned addr, reg_t &val) {
if (addr >= csr.size()) return iss::Err;
2017-08-27 12:10:38 +02:00
auto it = csr_rd_cb.find(addr);
2017-09-22 11:23:23 +02:00
if (it == csr_rd_cb.end()) {
val = csr[addr & csr.page_addr_mask];
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
rd_csr_f f = it->second;
if (f == nullptr) throw illegal_instruction_fault(this->fault_data);
2017-08-27 12:10:38 +02:00
return (this->*f)(addr, val);
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_csr(unsigned addr, reg_t val) {
if (addr >= csr.size()) return iss::Err;
2017-08-27 12:10:38 +02:00
auto it = csr_wr_cb.find(addr);
2017-09-22 11:23:23 +02:00
if (it == csr_wr_cb.end()) {
csr[addr & csr.page_addr_mask] = val;
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
wr_csr_f f = it->second;
if (f == nullptr) throw illegal_instruction_fault(this->fault_data);
2017-08-27 12:10:38 +02:00
return (this->*f)(addr, val);
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_cycle(unsigned addr, reg_t &val) {
2018-11-08 13:31:28 +01:00
auto cycle_val = this->reg.icount + cycle_offset;
2017-09-22 11:23:23 +02:00
if (addr == mcycle) {
val = static_cast<reg_t>(cycle_val);
2017-09-22 11:23:23 +02:00
} else if (addr == mcycleh) {
if (sizeof(typename traits<BASE>::reg_t) != 4) return iss::Err;
val = static_cast<reg_t>(cycle_val >> 32);
2017-08-27 12:10:38 +02:00
}
return iss::Ok;
}
2017-10-25 22:05:31 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_time(unsigned addr, reg_t &val) {
2018-11-08 13:31:28 +01:00
uint64_t time_val = (this->reg.icount + cycle_offset) / (100000000 / 32768 - 1); //-> ~3052;
2017-10-25 22:05:31 +02:00
if (addr == time) {
val = static_cast<reg_t>(time_val);
} else if (addr == timeh) {
if (sizeof(typename traits<BASE>::reg_t) != 4) return iss::Err;
val = static_cast<reg_t>(time_val >> 32);
}
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_status(unsigned addr, reg_t &val) {
auto req_priv_lvl = addr >> 8;
if (this->reg.machine_state < req_priv_lvl) throw illegal_instruction_fault(this->fault_data);
val = state.mstatus & hart_state<reg_t>::get_mask(req_priv_lvl);
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_status(unsigned addr, reg_t val) {
auto req_priv_lvl = addr >> 8;
if (this->reg.machine_state < req_priv_lvl) throw illegal_instruction_fault(this->fault_data);
state.write_mstatus(val, req_priv_lvl);
2017-08-27 12:10:38 +02:00
check_interrupt();
update_vm_info();
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_ie(unsigned addr, reg_t &val) {
auto req_priv_lvl = addr >> 8;
if (this->reg.machine_state < req_priv_lvl) throw illegal_instruction_fault(this->fault_data);
2017-08-27 12:10:38 +02:00
val = csr[mie];
2017-09-22 11:23:23 +02:00
if (addr < mie) val &= csr[mideleg];
if (addr < sie) val &= csr[sideleg];
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_ie(unsigned addr, reg_t val) {
auto req_priv_lvl = addr >> 8;
if (this->reg.machine_state < req_priv_lvl) throw illegal_instruction_fault(this->fault_data);
auto mask = get_irq_mask(req_priv_lvl);
2017-08-27 12:10:38 +02:00
csr[mie] = (csr[mie] & ~mask) | (val & mask);
check_interrupt();
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_ip(unsigned addr, reg_t &val) {
auto req_priv_lvl = addr >> 8;
if (this->reg.machine_state < req_priv_lvl) throw illegal_instruction_fault(this->fault_data);
val = csr[mip];
if (addr < mip) val &= csr[mideleg];
if (addr < sip) val &= csr[sideleg];
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_ip(unsigned addr, reg_t val) {
auto req_priv_lvl = addr >> 8;
if (this->reg.machine_state < req_priv_lvl) throw illegal_instruction_fault(this->fault_data);
auto mask = get_irq_mask(req_priv_lvl);
2018-11-08 13:31:28 +01:00
mask &= ~(1 << 7); // MTIP is read only
2017-08-27 12:10:38 +02:00
csr[mip] = (csr[mip] & ~mask) | (val & mask);
check_interrupt();
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_satp(unsigned addr, reg_t &val) {
reg_t tvm = state.mstatus.TVM;
2017-09-22 11:23:23 +02:00
if (this->reg.machine_state == PRIV_S & tvm != 0) {
this->reg.trap_state = (1 << 31) | (2 << 16);
this->fault_data = this->reg.PC;
2017-08-27 12:10:38 +02:00
return iss::Err;
}
val = state.satp;
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_satp(unsigned addr, reg_t val) {
reg_t tvm = state.mstatus.TVM;
2017-09-22 11:23:23 +02:00
if (this->reg.machine_state == PRIV_S & tvm != 0) {
this->reg.trap_state = (1 << 31) | (2 << 16);
this->fault_data = this->reg.PC;
2017-08-27 12:10:38 +02:00
return iss::Err;
}
state.satp = val;
update_vm_info();
2017-08-27 12:10:38 +02:00
return iss::Ok;
}
2018-11-08 13:31:28 +01:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::read_fcsr(unsigned addr, reg_t &val) {
switch (addr) {
case 1: // fflags, 4:0
val = bit_sub<0, 5>(this->get_fcsr());
break;
case 2: // frm, 7:5
val = bit_sub<5, 3>(this->get_fcsr());
2018-11-08 13:31:28 +01:00
break;
case 3: // fcsr
2018-11-08 13:31:28 +01:00
val = this->get_fcsr();
break;
default:
return iss::Err;
}
return iss::Ok;
}
2018-11-08 13:31:28 +01:00
template <typename BASE> iss::status riscv_hart_msu_vp<BASE>::write_fcsr(unsigned addr, reg_t val) {
switch (addr) {
case 1: // fflags, 4:0
this->set_fcsr((this->get_fcsr() & 0xffffffe0) | (val & 0x1f));
break;
case 2: // frm, 7:5
2018-11-08 13:31:28 +01:00
this->set_fcsr((this->get_fcsr() & 0xffffff1f) | ((val & 0x7) << 5));
break;
case 3: // fcsr
2018-11-08 13:31:28 +01:00
this->set_fcsr(val & 0xff);
break;
default:
return iss::Err;
}
return iss::Ok;
}
2017-08-27 12:10:38 +02:00
2017-09-22 11:23:23 +02:00
template <typename BASE>
2017-10-04 10:31:11 +02:00
iss::status riscv_hart_msu_vp<BASE>::read_mem(phys_addr_t paddr, unsigned length, uint8_t *const data) {
if ((paddr.val + length) > mem.size()) return iss::Err;
switch (paddr.val) {
case 0x0200BFF8: { // CLINT base, mtime reg
2018-11-08 13:31:28 +01:00
if (sizeof(reg_t) < length) return iss::Err;
reg_t time_val;
this->read_csr(time, time_val);
2017-10-25 22:05:31 +02:00
std::copy((uint8_t *)&time_val, ((uint8_t *)&time_val) + length, data);
2017-10-04 10:31:11 +02:00
} break;
case 0x10008000: {
const mem_type::page_type &p = mem(paddr.val / mem.page_size);
uint64_t offs = paddr.val & mem.page_addr_mask;
std::copy(p.data() + offs, p.data() + offs + length, data);
if (this->reg.icount > 30000) data[3] |= 0x80;
} break;
default: {
const auto &p = mem(paddr.val / mem.page_size);
auto offs = paddr.val & mem.page_addr_mask;
std::copy(p.data() + offs, p.data() + offs + length, data);
}
}
return iss::Ok;
2017-08-27 12:10:38 +02:00
}
2017-09-22 11:23:23 +02:00
template <typename BASE>
2017-10-04 10:31:11 +02:00
iss::status riscv_hart_msu_vp<BASE>::write_mem(phys_addr_t paddr, unsigned length, const uint8_t *const data) {
if ((paddr.val + length) > mem.size()) return iss::Err;
switch (paddr.val) {
case 0x10013000: // UART0 base, TXFIFO reg
case 0x10023000: // UART1 base, TXFIFO reg
uart_buf << (char)data[0];
if (((char)data[0]) == '\n' || data[0] == 0) {
// LOG(INFO)<<"UART"<<((paddr.val>>16)&0x3)<<" send
// '"<<uart_buf.str()<<"'";
std::cout << uart_buf.str();
uart_buf.str("");
2017-08-27 12:10:38 +02:00
}
break;
2017-10-04 10:31:11 +02:00
case 0x10008000: { // HFROSC base, hfrosccfg reg
mem_type::page_type &p = mem(paddr.val / mem.page_size);
size_t offs = paddr.val & mem.page_addr_mask;
std::copy(data, data + length, p.data() + offs);
uint8_t &x = *(p.data() + offs + 3);
if (x & 0x40) x |= 0x80; // hfroscrdy = 1 if hfroscen==1
} break;
2017-10-04 10:31:11 +02:00
case 0x10008008: { // HFROSC base, pllcfg reg
mem_type::page_type &p = mem(paddr.val / mem.page_size);
size_t offs = paddr.val & mem.page_addr_mask;
std::copy(data, data + length, p.data() + offs);
uint8_t &x = *(p.data() + offs + 3);
x |= 0x80; // set pll lock upon writing
} break;
default: {
mem_type::page_type &p = mem(paddr.val / mem.page_size);
std::copy(data, data + length, p.data() + (paddr.val & mem.page_addr_mask));
// tohost handling in case of riscv-test
if (paddr.access && iss::access_type::FUNC) {
2017-10-04 10:31:11 +02:00
auto tohost_upper = (traits<BASE>::XLEN == 32 && paddr.val == (tohost + 4)) ||
(traits<BASE>::XLEN == 64 && paddr.val == tohost);
auto tohost_lower =
(traits<BASE>::XLEN == 32 && paddr.val == tohost) || (traits<BASE>::XLEN == 64 && paddr.val == tohost);
if (tohost_lower || tohost_upper) {
uint64_t hostvar = *reinterpret_cast<uint64_t *>(p.data() + (tohost & mem.page_addr_mask));
if (tohost_upper || (tohost_lower && to_host_wr_cnt > 0)) {
switch (hostvar >> 48) {
case 0:
2018-11-08 13:31:28 +01:00
if (hostvar != 0x1) {
2017-10-04 10:31:11 +02:00
LOG(FATAL) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
<< "), stopping simulation";
2018-11-08 13:31:28 +01:00
} else {
2017-10-04 10:31:11 +02:00
LOG(INFO) << "tohost value is 0x" << std::hex << hostvar << std::dec << " (" << hostvar
<< "), stopping simulation";
2017-11-23 14:48:18 +01:00
}
2017-10-04 10:31:11 +02:00
throw(iss::simulation_stopped(hostvar));
case 0x0101: {
char c = static_cast<char>(hostvar & 0xff);
if (c == '\n' || c == 0) {
LOG(INFO) << "tohost send '" << uart_buf.str() << "'";
uart_buf.str("");
} else
uart_buf << c;
to_host_wr_cnt = 0;
} break;
default:
break;
}
} else if (tohost_lower)
to_host_wr_cnt++;
} else if ((traits<BASE>::XLEN == 32 && paddr.val == fromhost + 4) ||
(traits<BASE>::XLEN == 64 && paddr.val == fromhost)) {
uint64_t fhostvar = *reinterpret_cast<uint64_t *>(p.data() + (fromhost & mem.page_addr_mask));
*reinterpret_cast<uint64_t *>(p.data() + (tohost & mem.page_addr_mask)) = fhostvar;
}
}
}
2017-08-27 12:10:38 +02:00
}
return iss::Ok;
2017-08-27 12:10:38 +02:00
}
2018-11-08 13:31:28 +01:00
template <typename BASE> inline void riscv_hart_msu_vp<BASE>::reset(uint64_t address) {
BASE::reset(address);
state.mstatus = hart_state<reg_t>::mstatus_reset_val;
update_vm_info();
}
2018-11-08 13:31:28 +01:00
template <typename BASE> inline void riscv_hart_msu_vp<BASE>::update_vm_info() {
vm[1] = hart_state<reg_t>::decode_vm_info(this->reg.machine_state, state.satp);
2018-11-08 13:31:28 +01:00
BASE::addr_mode[3]=BASE::addr_mode[2] = vm[1].is_active()? iss::address_type::VIRTUAL : iss::address_type::PHYSICAL;
if (state.mstatus.MPRV)
vm[0] = hart_state<reg_t>::decode_vm_info(state.mstatus.MPP, state.satp);
else
vm[0] = vm[1];
2018-11-08 13:31:28 +01:00
BASE::addr_mode[1] = BASE::addr_mode[0]=vm[0].is_active() ? iss::address_type::VIRTUAL : iss::address_type::PHYSICAL;
ptw.clear();
}
2017-09-22 11:23:23 +02:00
template <typename BASE> void riscv_hart_msu_vp<BASE>::check_interrupt() {
auto status = state.mstatus;
2017-08-27 12:10:38 +02:00
auto ip = csr[mip];
auto ie = csr[mie];
auto ideleg = csr[mideleg];
2017-09-22 11:23:23 +02:00
// Multiple simultaneous interrupts and traps at the same privilege level are
// handled in the following decreasing priority order:
// external interrupts, software interrupts, timer interrupts, then finally
// any synchronous traps.
auto ena_irq = ip & ie;
2017-08-27 12:10:38 +02:00
2018-11-08 13:31:28 +01:00
bool mie = state.mstatus.MIE;
2017-08-27 12:10:38 +02:00
auto m_enabled = this->reg.machine_state < PRIV_M || (this->reg.machine_state == PRIV_M && mie);
2017-09-22 11:23:23 +02:00
auto enabled_interrupts = m_enabled ? ena_irq & ~ideleg : 0;
2017-08-27 12:10:38 +02:00
2017-09-22 11:23:23 +02:00
if (enabled_interrupts == 0) {
auto sie = state.mstatus.SIE;
2017-08-27 12:10:38 +02:00
auto s_enabled = this->reg.machine_state < PRIV_S || (this->reg.machine_state == PRIV_S && sie);
2017-09-22 11:23:23 +02:00
enabled_interrupts = s_enabled ? ena_irq & ideleg : 0;
2017-08-27 12:10:38 +02:00
}
2017-09-22 11:23:23 +02:00
if (enabled_interrupts != 0) {
2017-08-27 12:10:38 +02:00
int res = 0;
2017-09-22 11:23:23 +02:00
while ((enabled_interrupts & 1) == 0) enabled_interrupts >>= 1, res++;
this->reg.pending_trap = res << 16 | 1; // 0x80 << 24 | (cause << 16) | trap_id
2017-08-27 12:10:38 +02:00
}
}
2017-09-22 11:23:23 +02:00
template <typename BASE>
typename riscv_hart_msu_vp<BASE>::phys_addr_t riscv_hart_msu_vp<BASE>::virt2phys(const iss::addr_t &addr) {
const auto type = addr.access & iss::access_type::FUNC;
2017-08-27 12:10:38 +02:00
auto it = ptw.find(addr.val >> PGSHIFT);
2017-09-22 11:23:23 +02:00
if (it != ptw.end()) {
const reg_t pte = it->second;
const reg_t ad = PTE_A | (type == iss::access_type::WRITE) * PTE_D;
2017-08-27 12:10:38 +02:00
#ifdef RISCV_ENABLE_DIRTY
// set accessed and possibly dirty bits.
2017-09-22 11:23:23 +02:00
*(uint32_t *)ppte |= ad;
return {addr.getAccessType(), addr.space, (pte & (~PGMASK)) | (addr.val & PGMASK)};
2017-08-27 12:10:38 +02:00
#else
// take exception if access or possibly dirty bit is not set.
if ((pte & ad) == ad)
return {addr.access, addr.space, (pte & (~PGMASK)) | (addr.val & PGMASK)};
2017-08-27 12:10:38 +02:00
else
ptw.erase(it); // throw an exception
2017-08-27 12:10:38 +02:00
#endif
} else {
uint32_t mode = type != iss::access_type::FETCH && state.mstatus.MPRV ? // MPRV
2018-11-08 13:31:28 +01:00
state.mstatus.MPP :
this->reg.machine_state;
2018-11-08 13:31:28 +01:00
const vm_info &vm = this->vm[static_cast<uint16_t>(type) / 2];
const bool s_mode = mode == PRIV_S;
const bool sum = state.mstatus.SUM;
const bool mxr = state.mstatus.MXR;
2017-08-27 12:10:38 +02:00
// verify bits xlen-1:va_bits-1 are all equal
const int va_bits = PGSHIFT + vm.levels * vm.idxbits;
2017-09-22 11:23:23 +02:00
const reg_t mask = (reg_t(1) << (traits<BASE>::XLEN > -(va_bits - 1))) - 1;
const reg_t masked_msbs = (addr.val >> (va_bits - 1)) & mask;
const int levels = (masked_msbs != 0 && masked_msbs != mask) ? 0 : vm.levels;
2017-08-27 12:10:38 +02:00
reg_t base = vm.ptbase;
for (int i = levels - 1; i >= 0; i--) {
const int ptshift = i * vm.idxbits;
const reg_t idx = (addr.val >> (PGSHIFT + ptshift)) & ((1 << vm.idxbits) - 1);
// check that physical address of PTE is legal
reg_t pte = 0;
const uint8_t res = this->read(iss::address_type::PHYSICAL, addr.access,
traits<BASE>::MEM, base + idx * vm.ptesize, vm.ptesize, (uint8_t *)&pte);
2017-09-22 11:23:23 +02:00
if (res != 0) throw trap_load_access_fault(addr.val);
2017-08-27 12:10:38 +02:00
const reg_t ppn = pte >> PTE_PPN_SHIFT;
if (PTE_TABLE(pte)) { // next level of page table
base = ppn << PGSHIFT;
} else if ((pte & PTE_U) ? s_mode && (type == iss::access_type::FETCH || !sum) : !s_mode) {
2017-08-27 12:10:38 +02:00
break;
} else if (!(pte & PTE_V) || (!(pte & PTE_R) && (pte & PTE_W))) {
break;
2018-11-08 13:31:28 +01:00
} else if (type == iss::access_type::FETCH
? !(pte & PTE_X)
: type == iss::access_type::READ ? !(pte & PTE_R) && !(mxr && (pte & PTE_X))
: !((pte & PTE_R) && (pte & PTE_W))) {
2017-08-27 12:10:38 +02:00
break;
} else if ((ppn & ((reg_t(1) << ptshift) - 1)) != 0) {
break;
} else {
const reg_t ad = PTE_A | ((type == iss::access_type::WRITE) * PTE_D);
2017-08-27 12:10:38 +02:00
#ifdef RISCV_ENABLE_DIRTY
// set accessed and possibly dirty bits.
2017-09-22 11:23:23 +02:00
*(uint32_t *)ppte |= ad;
2017-08-27 12:10:38 +02:00
#else
// take exception if access or possibly dirty bit is not set.
2017-09-22 11:23:23 +02:00
if ((pte & ad) != ad) break;
2017-08-27 12:10:38 +02:00
#endif
// for superpage mappings, make a fake leaf PTE for the TLB's benefit.
const reg_t vpn = addr.val >> PGSHIFT;
const reg_t value = (ppn | (vpn & ((reg_t(1) << ptshift) - 1))) << PGSHIFT;
const reg_t offset = addr.val & PGMASK;
2017-09-22 11:23:23 +02:00
ptw[vpn] = value | (pte & 0xff);
return {addr.access, addr.space, value | offset};
2017-08-27 12:10:38 +02:00
}
}
}
switch (type) {
case access_type::FETCH:
2017-09-22 11:23:23 +02:00
this->fault_data = addr.val;
2017-08-27 12:10:38 +02:00
throw trap_instruction_page_fault(addr.val);
case access_type::READ:
2017-09-22 11:23:23 +02:00
this->fault_data = addr.val;
2017-08-27 12:10:38 +02:00
throw trap_load_page_fault(addr.val);
case access_type::WRITE:
2017-09-22 11:23:23 +02:00
this->fault_data = addr.val;
2017-08-27 12:10:38 +02:00
throw trap_store_page_fault(addr.val);
2017-09-22 11:23:23 +02:00
default:
abort();
2017-08-27 12:10:38 +02:00
}
}
2017-09-22 11:23:23 +02:00
template <typename BASE> uint64_t riscv_hart_msu_vp<BASE>::enter_trap(uint64_t flags, uint64_t addr) {
auto cur_priv = this->reg.machine_state;
// flags are ACTIVE[31:31], CAUSE[30:16], TRAPID[15:0]
2017-08-27 12:10:38 +02:00
// calculate and write mcause val
auto trap_id = bit_sub<0, 16>(flags);
auto cause = bit_sub<16, 15>(flags);
2017-09-22 11:23:23 +02:00
if (trap_id == 0 && cause == 11) cause = 0x8 + cur_priv; // adjust environment call cause
2017-08-27 12:10:38 +02:00
// calculate effective privilege level
2017-09-22 11:23:23 +02:00
auto new_priv = PRIV_M;
if (trap_id == 0) { // exception
if (cur_priv != PRIV_M && ((csr[medeleg] >> cause) & 0x1) != 0)
new_priv = (csr[sedeleg] >> cause) & 0x1 ? PRIV_U : PRIV_S;
2017-08-27 12:10:38 +02:00
// store ret addr in xepc register
2017-09-22 11:23:23 +02:00
csr[uepc | (new_priv << 8)] = static_cast<reg_t>(addr); // store actual address instruction of exception
2017-08-27 12:10:38 +02:00
/*
* write mtval if new_priv=M_MODE, spec says:
2017-09-22 11:23:23 +02:00
* When a hardware breakpoint is triggered, or an instruction-fetch, load,
* or store address-misaligned,
* access, or page-fault exception occurs, mtval is written with the
* faulting effective address.
2017-08-27 12:10:38 +02:00
*/
2017-09-22 11:23:23 +02:00
csr[utval | (new_priv << 8)] = fault_data;
fault_data = 0;
} else {
if (cur_priv != PRIV_M && ((csr[mideleg] >> cause) & 0x1) != 0)
new_priv = (csr[sideleg] >> cause) & 0x1 ? PRIV_U : PRIV_S;
csr[uepc | (new_priv << 8)] = this->reg.NEXT_PC; // store next address if interrupt
this->reg.pending_trap = 0;
2017-08-27 12:10:38 +02:00
}
2018-11-08 13:31:28 +01:00
size_t adr = ucause | (new_priv << 8);
csr[adr] = (trap_id << 31) + cause;
2017-08-27 12:10:38 +02:00
// update mstatus
2017-09-22 11:23:23 +02:00
// xPP field of mstatus is written with the active privilege mode at the time
// of the trap; the x PIE field of mstatus
// is written with the value of the active interrupt-enable bit at the time of
// the trap; and the x IE field of mstatus
2017-08-27 12:10:38 +02:00
// is cleared
// store the actual privilege level in yPP and store interrupt enable flags
2017-09-22 11:23:23 +02:00
switch (new_priv) {
2017-08-27 12:10:38 +02:00
case PRIV_M:
2018-11-08 13:31:28 +01:00
state.mstatus.MPP = cur_priv;
state.mstatus.MPIE = state.mstatus.MIE;
state.mstatus.MIE = false;
2017-08-27 12:10:38 +02:00
break;
case PRIV_S:
state.mstatus.SPP = cur_priv;
2018-11-08 13:31:28 +01:00
state.mstatus.SPIE = state.mstatus.SIE;
state.mstatus.SIE = false;
break;
case PRIV_U:
2018-11-08 13:31:28 +01:00
state.mstatus.UPIE = state.mstatus.UIE;
state.mstatus.UIE = false;
2017-08-27 12:10:38 +02:00
break;
default:
break;
}
// get trap vector
2017-09-22 11:23:23 +02:00
auto ivec = csr[utvec | (new_priv << 8)];
// calculate addr// set NEXT_PC to trap addressess to jump to based on MODE
// bits in mtvec
this->reg.NEXT_PC = ivec & ~0x1UL;
if ((ivec & 0x1) == 1 && trap_id != 0) this->reg.NEXT_PC += 4 * cause;
2017-08-27 12:10:38 +02:00
// reset trap state
2017-09-22 11:23:23 +02:00
this->reg.machine_state = new_priv;
this->reg.trap_state = 0;
2018-11-08 13:31:28 +01:00
std::array<char, 32> buffer;
sprintf(buffer.data(), "0x%016lx", addr);
CLOG(INFO, disass) << (trap_id ? "Interrupt" : "Trap") << " with cause '"
<< (trap_id ? irq_str[cause] : trap_str[cause]) << "' (" << trap_id << ")"
<< " at address " << buffer.data() << " occurred, changing privilege level from "
<< lvl[cur_priv] << " to " << lvl[new_priv];
update_vm_info();
2017-08-27 12:10:38 +02:00
return this->reg.NEXT_PC;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> uint64_t riscv_hart_msu_vp<BASE>::leave_trap(uint64_t flags) {
auto cur_priv = this->reg.machine_state;
auto inst_priv = flags & 0x3;
auto status = state.mstatus;
2017-09-22 11:23:23 +02:00
auto tsr = state.mstatus.TSR;
2017-09-22 11:23:23 +02:00
if (cur_priv == PRIV_S && inst_priv == PRIV_S && tsr != 0) {
this->reg.trap_state = (1 << 31) | (2 << 16);
this->fault_data = this->reg.PC;
2017-08-27 12:10:38 +02:00
return this->reg.PC;
}
// pop the relevant lower-privilege interrupt enable and privilege mode stack
// clear respective yIE
2017-09-22 11:23:23 +02:00
switch (inst_priv) {
2017-08-27 12:10:38 +02:00
case PRIV_M:
this->reg.machine_state = state.mstatus.MPP;
2018-11-08 13:31:28 +01:00
state.mstatus.MPP = 0; // clear mpp to U mode
state.mstatus.MIE = state.mstatus.MPIE;
2017-08-27 12:10:38 +02:00
break;
case PRIV_S:
this->reg.machine_state = state.mstatus.SPP;
2018-11-08 13:31:28 +01:00
state.mstatus.SPP = 0; // clear spp to U mode
state.mstatus.SIE = state.mstatus.SPIE;
2017-08-27 12:10:38 +02:00
break;
case PRIV_U:
this->reg.machine_state = 0;
2018-11-08 13:31:28 +01:00
state.mstatus.UIE = state.mstatus.UPIE;
2017-08-27 12:10:38 +02:00
break;
}
// sets the pc to the value stored in the x epc register.
2017-09-22 11:23:23 +02:00
this->reg.NEXT_PC = csr[uepc | inst_priv << 8];
2018-11-08 13:31:28 +01:00
CLOG(INFO, disass) << "Executing xRET , changing privilege level from " << lvl[cur_priv] << " to "
<< lvl[this->reg.machine_state];
update_vm_info();
2017-08-27 12:10:38 +02:00
return this->reg.NEXT_PC;
}
2017-09-22 11:23:23 +02:00
template <typename BASE> void riscv_hart_msu_vp<BASE>::wait_until(uint64_t flags) {
auto status = state.mstatus;
auto tw = status.TW;
2017-09-22 11:23:23 +02:00
if (this->reg.machine_state == PRIV_S && tw != 0) {
this->reg.trap_state = (1 << 31) | (2 << 16);
this->fault_data = this->reg.PC;
2017-08-27 12:10:38 +02:00
}
}
}
}
#endif /* _RISCV_CORE_H_ */