|
70ee11ad3d
|
fixes coremark linker setting
|
2024-03-21 07:32:20 +01:00 |
|
|
a04e6d3c5b
|
fixes TGCP settings in coremark port
|
2024-03-20 12:53:35 +01:00 |
|
|
06add2e20d
|
reduces dhrystone iterations to 20000 for reasonable RTL sim times
|
2024-03-20 12:24:57 +01:00 |
|
|
2fb5920348
|
updates coremark portable part to match BSP
|
2024-03-20 11:55:48 +01:00 |
|
|
6d33d0b066
|
fixes wrone use of bsp in coremark
|
2024-03-20 07:46:42 +01:00 |
|
|
d5c672c288
|
updates coremark build system to use BSP definitions
|
2024-03-20 07:40:21 +01:00 |
|
|
3381b01ec1
|
replaces bare-metal-bsp with submodule
|
2024-01-13 15:37:10 +01:00 |
|
|
51c8a93336
|
fixes march definitions for dhrystone and coremark
|
2023-12-09 16:38:45 +01:00 |
|
|
6ff0161882
|
adds some consistency fixes for variable ISA settings
|
2023-12-02 17:41:14 +01:00 |
|
|
63f57b9ba1
|
extends eclipse build configs
|
2023-10-26 06:11:12 +02:00 |
|
|
af3a154882
|
adds tgc-vp environment
|
2023-10-25 20:35:44 +02:00 |
|
|
9c0047b3ea
|
updates linker script for rtl env
|
2023-08-30 15:07:56 +02:00 |
|
|
ca1adccb2b
|
fixes TGC5L settings
|
2023-08-28 10:01:06 +02:00 |
|
|
3a3cbf38c3
|
re-adds coremark as submodule
|
2023-08-20 15:23:05 +02:00 |
|
|
822696ae0d
|
cleanup
|
2023-08-20 15:20:39 +02:00 |
|
|
314ceeb072
|
rework structure
|
2023-08-20 15:00:51 +02:00 |
|