updates memeory map to match RISCV-VP commit b8b1c23
This commit is contained in:
@@ -5,7 +5,13 @@
|
||||
|
||||
// Expect this to increment one time per second - inside exception handler, after each return of MTI handler.
|
||||
static volatile uint64_t ecall_count = 0;
|
||||
|
||||
#ifdef NX_DEBUG
|
||||
#define PUTS(STR) puts(STR)
|
||||
#define PRINTF(...) printf(__VA_ARGS__)
|
||||
#else
|
||||
#define PUTS(STR)
|
||||
#define PRINTF(...)
|
||||
#endif
|
||||
void exception(uintptr_t mcause, uintptr_t mepc, uintptr_t mtval) {
|
||||
switch(mcause) {
|
||||
case RISCV_EXCP_INSTRUCTION_ADDRESS_MISALIGNED: {
|
||||
@@ -26,8 +32,6 @@ void exception(uintptr_t mcause, uintptr_t mepc, uintptr_t mtval) {
|
||||
}
|
||||
case RISCV_EXCP_LOAD_ADDRESS_MISALIGNED: {
|
||||
puts("[EXCEPTION] : Load address misaligned");
|
||||
printf("[EXCEPTION] : PC: 0x%x\n", mepc);
|
||||
printf("[EXCEPTION] : Addr: 0x%x\n", mtval);
|
||||
break;
|
||||
}
|
||||
case RISCV_EXCP_LOAD_ACCESS_FAULT: {
|
||||
@@ -36,8 +40,6 @@ void exception(uintptr_t mcause, uintptr_t mepc, uintptr_t mtval) {
|
||||
}
|
||||
case RISCV_EXCP_STORE_AMO_ADDRESS_MISALIGNED: {
|
||||
puts("[EXCEPTION] : Store/AMO address misaligned");
|
||||
printf("[EXCEPTION] : PC: 0x%x\n", mepc);
|
||||
printf("[EXCEPTION] : Addr: 0x%x\n", mtval);
|
||||
break;
|
||||
}
|
||||
case RISCV_EXCP_STORE_AMO_ACCESS_FAULT: {
|
||||
@@ -74,6 +76,8 @@ void exception(uintptr_t mcause, uintptr_t mepc, uintptr_t mtval) {
|
||||
printf("[EXCEPTION] : Unknown trap cause: %lu\n", mcause);
|
||||
}
|
||||
}
|
||||
printf("[EXCEPTION] : PC: 0x%x\n", mepc);
|
||||
printf("[EXCEPTION] : Addr: 0x%x\n", mtval);
|
||||
while(1)
|
||||
;
|
||||
}
|
||||
|
||||
@@ -950,7 +950,7 @@ VOID _nx_mnrs_eth_recv_packet(UINT id, volatile ethmac_t* ethmac){
|
||||
from_mac.nx_mac_address_msw=(buffer[6]<<8) + buffer[7];
|
||||
from_mac.nx_mac_address_lsw=(buffer[8]<<24) + (buffer[9]<<16) + (buffer[10]<<8) + buffer[11];
|
||||
// find the diver instance belonging to our ethmac
|
||||
for(i=0; i<NX_MAX_MNRS_INTERFACES; ++i)
|
||||
for(i=0; i<NX_MAX_MNRS_INTERFACES; ++i) {
|
||||
if(nx_mnrs_driver[i].ethmac == ethmac)
|
||||
{
|
||||
ip_ptr = nx_mnrs_driver[i].nx_mnrs_driver_ip_ptr;
|
||||
@@ -995,7 +995,6 @@ VOID _nx_mnrs_eth_recv_packet(UINT id, volatile ethmac_t* ethmac){
|
||||
if (status)
|
||||
{
|
||||
nx_packet_release(packet_ptr);
|
||||
// _tx_thread_context_restore();
|
||||
return;
|
||||
}
|
||||
}
|
||||
@@ -1055,6 +1054,7 @@ VOID _nx_mnrs_eth_recv_packet(UINT id, volatile ethmac_t* ethmac){
|
||||
nx_packet_release(packet_ptr);
|
||||
}
|
||||
}
|
||||
}
|
||||
set_ethmac_mac_intr_rx_data_avail_intr_enable(ethmac, 1);
|
||||
}
|
||||
|
||||
@@ -1066,7 +1066,7 @@ VOID _nx_mnrs_eth_recv_packet_eth0(VOID){
|
||||
|
||||
VOID _nx_mnrs_eth_recv_packet_eth1(VOID){
|
||||
if(get_ethmac_mac_ctrl_rx_pending(ethmac1)) {
|
||||
_nx_mnrs_eth_recv_packet(1, ethmac1);
|
||||
_nx_mnrs_eth_recv_packet(1, ethmac1);
|
||||
}
|
||||
}
|
||||
|
||||
|
||||
@@ -5,11 +5,11 @@
|
||||
#include "riscv-traps.h"
|
||||
|
||||
#define PERIPH(TYPE, ADDR) ((volatile TYPE*)(ADDR))
|
||||
#define APB_BASE 0xF0000000
|
||||
#define uart PERIPH(uart_t, APB_BASE + 0x01000)
|
||||
#define aclint PERIPH(aclint_t, APB_BASE + 0x30000)
|
||||
#define ethmac0 PERIPH(ethmac_t, 0xF1000000)
|
||||
#define ethmac1 PERIPH(ethmac_t, 0xF1001000)
|
||||
#define PERIPH_BASE 0x10000000
|
||||
#define uart PERIPH(uart_t, PERIPH_BASE + 0x01000)
|
||||
#define aclint PERIPH(aclint_t, PERIPH_BASE + 0x30000)
|
||||
#define ethmac0 PERIPH(ethmac_t, PERIPH_BASE + 0x1000000)
|
||||
#define ethmac1 PERIPH(ethmac_t, PERIPH_BASE + 0x1001000)
|
||||
|
||||
#define UART0_IRQ 16
|
||||
#define TIMER0_IRQ0 17
|
||||
|
||||
Reference in New Issue
Block a user