2017-09-18 12:18:55 +02:00
|
|
|
////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Copyright 2017 eyck@minres.com
|
2017-09-25 22:00:46 +02:00
|
|
|
//
|
2017-09-18 12:18:55 +02:00
|
|
|
// Licensed under the Apache License, Version 2.0 (the "License"); you may not
|
|
|
|
// use this file except in compliance with the License. You may obtain a copy
|
|
|
|
// of the License at
|
2017-09-25 22:00:46 +02:00
|
|
|
//
|
2017-09-18 12:18:55 +02:00
|
|
|
// http://www.apache.org/licenses/LICENSE-2.0
|
2017-09-25 22:00:46 +02:00
|
|
|
//
|
2017-09-18 12:18:55 +02:00
|
|
|
// Unless required by applicable law or agreed to in writing, software
|
|
|
|
// distributed under the License is distributed on an "AS IS" BASIS, WITHOUT
|
|
|
|
// WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the
|
|
|
|
// License for the specific language governing permissions and limitations under
|
|
|
|
// the License.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////
|
2017-09-18 07:30:54 +02:00
|
|
|
/*
|
|
|
|
* test_initiator.cpp
|
|
|
|
*
|
|
|
|
* Created on: 17.09.2017
|
2017-09-18 12:18:55 +02:00
|
|
|
* Author: eyck@minres.com
|
2017-09-18 07:30:54 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include "test_initiator.h"
|
2017-09-25 22:00:46 +02:00
|
|
|
#include <array>
|
2017-10-04 15:16:52 +02:00
|
|
|
#include <scc/report.h>
|
|
|
|
#include <scc/utilities.h>
|
2017-09-18 07:30:54 +02:00
|
|
|
|
2017-09-25 13:07:04 +02:00
|
|
|
// todo: move into gen folder somewhere (adapt code-generator)
|
2017-09-25 22:00:46 +02:00
|
|
|
#define PLIC_PRIO1_REG 0x0C000004
|
|
|
|
#define PLIC_PRIO2_REG 0x0C000008
|
|
|
|
#define PLIC_PRIO3_REG 0x0C00000C
|
|
|
|
#define PLIC_PRIO4_REG 0x0C000010
|
|
|
|
#define PLIC_PENDING_REG 0x0C001000
|
|
|
|
#define PLIC_ENABLE_REG 0x0C002000
|
|
|
|
#define PLIC_PRIO_TRESHOLD_REG 0x0C200000
|
2017-09-25 13:07:04 +02:00
|
|
|
#define PLIC_CLAIM_COMPLETE_REG 0x0C200004
|
2017-09-18 07:30:54 +02:00
|
|
|
|
2017-09-25 13:07:04 +02:00
|
|
|
namespace sysc {
|
2018-11-04 13:43:58 +01:00
|
|
|
using namespace sc_core;
|
|
|
|
|
|
|
|
test_initiator::test_initiator(sc_module_name nm)
|
|
|
|
: sc_module(nm)
|
2017-09-18 07:30:54 +02:00
|
|
|
, NAMED(intor)
|
2017-09-19 17:02:23 +02:00
|
|
|
, NAMED(rst_i)
|
2017-09-25 13:07:04 +02:00
|
|
|
, NAMED(global_interrupts_o, 256)
|
2017-09-25 22:00:46 +02:00
|
|
|
, NAMED(core_interrupt_i) {
|
|
|
|
SC_THREAD(run);
|
2017-09-18 07:30:54 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
SC_METHOD(core_irq_handler);
|
|
|
|
sensitive << core_interrupt_i;
|
|
|
|
dont_initialize();
|
2017-09-18 07:30:54 +02:00
|
|
|
}
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::run() {
|
|
|
|
// wait for reset
|
|
|
|
if (rst_i.read() == false) wait(rst_i.posedge_event());
|
2017-09-19 17:02:23 +02:00
|
|
|
wait(rst_i.negedge_event());
|
|
|
|
wait(10_ns);
|
2017-09-25 13:07:04 +02:00
|
|
|
|
|
|
|
// apply test-sequences
|
2017-09-25 22:00:46 +02:00
|
|
|
test_unique_irq();
|
|
|
|
test_frequent_irq();
|
|
|
|
test_parallel_irq();
|
|
|
|
test_irq_stress();
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
// todo: review irq sequences from FW point of view ... expected ???
|
2018-11-04 13:43:58 +01:00
|
|
|
wait(100_ns);
|
|
|
|
sc_stop();
|
2017-09-25 13:07:04 +02:00
|
|
|
}
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::test_unique_irq() {
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
//// enable reg is not set
|
|
|
|
// -> irq to be ignored
|
|
|
|
// -> no core_interrupt
|
|
|
|
// -> no entry in pending reg
|
2017-09-25 13:07:04 +02:00
|
|
|
|
|
|
|
// generate interrupt pulse (note: 1 is lowest usable register)
|
|
|
|
global_interrupts_o[2].write(1);
|
|
|
|
wait(10_ns);
|
|
|
|
global_interrupts_o[2].write(0);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
reg_check(PLIC_PENDING_REG, 0x0);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_CLAIM_COMPLETE_REG, 0x0);
|
|
|
|
wait(10_ns);
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
//// enable reg is set, then
|
|
|
|
// -> pending bit change expected
|
|
|
|
// -> core_interrupt expected
|
2017-09-25 13:07:04 +02:00
|
|
|
|
|
|
|
uint32_t v = read_bus(PLIC_PRIO1_REG);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// enable single interrupt
|
|
|
|
write_bus(PLIC_PRIO1_REG, 0x1);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
write_bus(PLIC_ENABLE_REG, 0x2);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// generate interrupt pulse (note: 1 is lowest usable register)
|
|
|
|
global_interrupts_o[1].write(1);
|
|
|
|
wait(10_ns);
|
|
|
|
global_interrupts_o[1].write(0);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// read claim_complete register
|
|
|
|
reg_check(PLIC_PENDING_REG, 0x2);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_CLAIM_COMPLETE_REG, 0x1);
|
|
|
|
wait(10_ns);
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
//// after writing to claim_complete reg (per fw)
|
|
|
|
// -> pending bit expected to be unset
|
|
|
|
// -> enable bit expected to be set ... test with / without enable being set
|
2017-09-25 13:07:04 +02:00
|
|
|
write_bus(PLIC_CLAIM_COMPLETE_REG, 0x1);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_PENDING_REG, 0x0);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_CLAIM_COMPLETE_REG, 0x0);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// todo: remove wait statements once the tlm_initiator is in place
|
|
|
|
// todo: evaluate error messages ... provide correct pass/fail verdict
|
|
|
|
|
|
|
|
wait(100_ns);
|
|
|
|
}
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::test_frequent_irq() {}
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::test_parallel_irq() {
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
//// create three parallel global_int requests
|
|
|
|
// -> read and clear bits one after the other
|
|
|
|
// -> different priorities applied (reverse order)
|
|
|
|
// -> correct priority handing expected
|
|
|
|
// -> three core interrupts expected in total
|
2017-09-25 13:07:04 +02:00
|
|
|
|
|
|
|
// reverse order priority configuration
|
|
|
|
write_bus(PLIC_PRIO1_REG, 0x3);
|
|
|
|
wait(10_ns);
|
|
|
|
write_bus(PLIC_PRIO2_REG, 0x2);
|
|
|
|
wait(10_ns);
|
|
|
|
write_bus(PLIC_PRIO3_REG, 0x1);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// enable all three interrupts
|
|
|
|
write_bus(PLIC_ENABLE_REG, 0xE);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// generate interrupt pulse (note: 1 is lowest usable register)
|
|
|
|
global_interrupts_o[1].write(1);
|
|
|
|
wait(10_ns);
|
|
|
|
global_interrupts_o[1].write(0);
|
|
|
|
wait(10_ns);
|
|
|
|
global_interrupts_o[2].write(1);
|
|
|
|
wait(10_ns);
|
|
|
|
global_interrupts_o[2].write(0);
|
|
|
|
wait(10_ns);
|
|
|
|
global_interrupts_o[3].write(1);
|
|
|
|
wait(10_ns);
|
|
|
|
global_interrupts_o[3].write(0);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// expect three pending registers
|
|
|
|
reg_check(PLIC_PENDING_REG, 0xE);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// expect lowest interrupt id to be highest int
|
|
|
|
reg_check(PLIC_CLAIM_COMPLETE_REG, 0x1);
|
|
|
|
wait(10_ns);
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
//// after writing to claim_complete reg (per fw)
|
|
|
|
// -> next int to become highest irq
|
2017-09-25 13:07:04 +02:00
|
|
|
write_bus(PLIC_CLAIM_COMPLETE_REG, 0x1);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_PENDING_REG, 0xC);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_CLAIM_COMPLETE_REG, 0x2);
|
|
|
|
wait(10_ns);
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
//// after writing to claim_complete reg again (per fw)
|
|
|
|
// -> next int to become highest irq
|
2017-09-25 13:07:04 +02:00
|
|
|
write_bus(PLIC_CLAIM_COMPLETE_REG, 0x2);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_PENDING_REG, 0x8);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_CLAIM_COMPLETE_REG, 0x3);
|
|
|
|
wait(10_ns);
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
//// after last writing to claim_complete reg again (per fw)
|
|
|
|
// -> no further pending irq expected
|
2017-09-25 13:07:04 +02:00
|
|
|
write_bus(PLIC_CLAIM_COMPLETE_REG, 0x3);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_PENDING_REG, 0x0);
|
|
|
|
wait(10_ns);
|
|
|
|
reg_check(PLIC_CLAIM_COMPLETE_REG, 0x0);
|
|
|
|
wait(10_ns);
|
|
|
|
|
|
|
|
// todo: advance upon register-write access ... remove above 10_ns waits
|
|
|
|
// todo: evaluate error messages ... provide correct pass/fail verdict
|
|
|
|
|
|
|
|
wait(100_ns);
|
|
|
|
}
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::test_irq_stress() {}
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::write_bus(std::uint32_t adr, std::uint32_t dat) {
|
2017-09-18 07:30:54 +02:00
|
|
|
tlm::tlm_generic_payload gp;
|
|
|
|
std::array<uint8_t, 4> data;
|
2017-09-25 22:00:46 +02:00
|
|
|
data[3] = 0xff & dat >> 24;
|
|
|
|
data[2] = 0xff & dat >> 16;
|
|
|
|
data[1] = 0xff & dat >> 8;
|
2017-09-25 13:07:04 +02:00
|
|
|
data[0] = 0xff & dat;
|
|
|
|
|
2021-06-01 18:08:32 +02:00
|
|
|
SCCDEBUG("test_initiator") << "write_bus(0x" << std::hex << adr << ") : " << dat;
|
2017-09-25 13:07:04 +02:00
|
|
|
|
|
|
|
gp.set_command(tlm::TLM_WRITE_COMMAND);
|
|
|
|
gp.set_address(adr);
|
2017-09-18 07:30:54 +02:00
|
|
|
gp.set_data_ptr(data.data());
|
|
|
|
gp.set_data_length(data.size());
|
2017-09-18 10:00:35 +02:00
|
|
|
gp.set_streaming_width(4);
|
2018-11-04 13:43:58 +01:00
|
|
|
sc_time delay;
|
2017-09-18 07:30:54 +02:00
|
|
|
intor->b_transport(gp, delay);
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
if (gp.get_response_status() != tlm::TLM_OK_RESPONSE) {
|
|
|
|
throw std::exception();
|
2017-09-25 13:07:04 +02:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
std::uint32_t test_initiator::read_bus(std::uint32_t adr) {
|
2017-09-25 13:07:04 +02:00
|
|
|
|
|
|
|
tlm::tlm_generic_payload gp;
|
|
|
|
std::array<uint8_t, 4> data;
|
|
|
|
|
|
|
|
gp.set_command(tlm::TLM_READ_COMMAND);
|
|
|
|
gp.set_address(adr);
|
|
|
|
gp.set_data_ptr(data.data());
|
|
|
|
gp.set_data_length(data.size());
|
|
|
|
gp.set_streaming_width(4);
|
2018-11-04 13:43:58 +01:00
|
|
|
sc_time delay;
|
2017-09-19 17:02:23 +02:00
|
|
|
intor->b_transport(gp, delay);
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
if (gp.get_response_status() != tlm::TLM_OK_RESPONSE) {
|
|
|
|
// todo: improve output in case of exception, define own exception class to carry transaction-infos
|
|
|
|
// ... i.e. out-of-range report with info about legal mem boundaries
|
2017-09-25 13:07:04 +02:00
|
|
|
throw std::exception();
|
|
|
|
}
|
|
|
|
|
|
|
|
// todo: use reinterpret_cast instead
|
2017-09-25 22:00:46 +02:00
|
|
|
std::uint32_t rdat = data[3] << 24 | data[2] << 16 | data[1] << 8 | data[0];
|
2017-09-25 13:07:04 +02:00
|
|
|
|
2021-06-01 18:08:32 +02:00
|
|
|
SCCDEBUG("test_initiator") << "read_bus(0x" << std::hex << adr << ") -> " << rdat;
|
2017-09-25 13:07:04 +02:00
|
|
|
return rdat;
|
|
|
|
}
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::reg_check(std::uint32_t adr, std::uint32_t exp) {
|
|
|
|
uint32_t dat = read_bus(adr);
|
|
|
|
if (dat != exp) {
|
2021-06-01 18:08:32 +02:00
|
|
|
SCCERR("test_initiator") << "register check failed for address 0x" << std::hex << adr << ": " << dat << " != " << exp;
|
2017-09-25 22:00:46 +02:00
|
|
|
} else {
|
2021-06-01 18:08:32 +02:00
|
|
|
SCCDEBUG("test_initiator") << "register check passed for address 0x" << std::hex << adr << ": " << dat;
|
2017-09-25 22:00:46 +02:00
|
|
|
}
|
2017-09-25 13:07:04 +02:00
|
|
|
}
|
|
|
|
|
2017-09-25 22:00:46 +02:00
|
|
|
void test_initiator::core_irq_handler() {
|
2021-06-01 18:08:32 +02:00
|
|
|
SCCDEBUG("test_initiator") << "core_interrupt_i edge detected -> " << core_interrupt_i.read();
|
2017-09-18 07:30:54 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
} /* namespace sysc */
|