2017-11-27 00:14:41 +01:00
|
|
|
////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Copyright (C) 2017, MINRES Technologies GmbH
|
|
|
|
// All rights reserved.
|
|
|
|
//
|
|
|
|
// Redistribution and use in source and binary forms, with or without
|
|
|
|
// modification, are permitted provided that the following conditions are met:
|
|
|
|
//
|
|
|
|
// 1. Redistributions of source code must retain the above copyright notice,
|
|
|
|
// this list of conditions and the following disclaimer.
|
|
|
|
//
|
|
|
|
// 2. Redistributions in binary form must reproduce the above copyright notice,
|
|
|
|
// this list of conditions and the following disclaimer in the documentation
|
|
|
|
// and/or other materials provided with the distribution.
|
|
|
|
//
|
|
|
|
// 3. Neither the name of the copyright holder nor the names of its contributors
|
|
|
|
// may be used to endorse or promote products derived from this software
|
|
|
|
// without specific prior written permission.
|
|
|
|
//
|
|
|
|
// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
|
|
// AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
|
|
|
|
// IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
|
|
|
|
// ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
|
|
|
|
// LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
|
|
|
|
// CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
|
|
|
|
// SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
|
|
|
|
// INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
|
|
|
|
// CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
|
|
// ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
|
|
|
|
// POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
//
|
|
|
|
// Contributors:
|
|
|
|
// eyck@minres.com - initial implementation
|
|
|
|
//
|
|
|
|
//
|
|
|
|
////////////////////////////////////////////////////////////////////////////////
|
2017-09-21 13:13:01 +02:00
|
|
|
|
|
|
|
#ifndef _SPI_H_
|
|
|
|
#define _SPI_H_
|
|
|
|
|
2017-10-04 14:30:25 +02:00
|
|
|
#include "scc/tlm_target.h"
|
2018-07-23 22:15:38 +02:00
|
|
|
#include "scc/signal_target_mixin.h"
|
|
|
|
#include "scc/signal_initiator_mixin.h"
|
|
|
|
#include <tlm/tlm_signal.h>
|
|
|
|
#include "cci_configuration"
|
|
|
|
#include <sysc/utils/sc_vector.h>
|
2017-09-21 13:13:01 +02:00
|
|
|
|
|
|
|
namespace sysc {
|
|
|
|
|
|
|
|
class spi_regs;
|
|
|
|
|
2017-10-04 14:30:25 +02:00
|
|
|
class spi : public sc_core::sc_module, public scc::tlm_target<> {
|
2017-09-21 13:13:01 +02:00
|
|
|
public:
|
|
|
|
SC_HAS_PROCESS(spi);
|
|
|
|
sc_core::sc_in<sc_core::sc_time> clk_i;
|
2018-07-23 22:15:38 +02:00
|
|
|
sc_core::sc_in<bool> rst_i;
|
|
|
|
scc::tlm_signal_bool_opt_out sck_o;
|
|
|
|
scc::tlm_signal_bool_opt_out mosi_o;
|
|
|
|
scc::tlm_signal_bool_opt_in miso_i;
|
|
|
|
sc_core::sc_vector<scc::tlm_signal_bool_opt_out> scs_o;
|
|
|
|
|
|
|
|
sc_core::sc_out<bool> irq_o;
|
|
|
|
|
|
|
|
cci::cci_param<bool> bit_true_transfer;
|
|
|
|
|
2017-09-21 13:13:01 +02:00
|
|
|
spi(sc_core::sc_module_name nm);
|
2017-09-22 20:09:29 +02:00
|
|
|
virtual ~spi() override;
|
2017-09-22 11:23:23 +02:00
|
|
|
|
2017-09-21 13:13:01 +02:00
|
|
|
protected:
|
|
|
|
void clock_cb();
|
|
|
|
void reset_cb();
|
2018-07-23 22:15:38 +02:00
|
|
|
void transmit_data();
|
|
|
|
void receive_data(tlm::tlm_signal_gp<>& gp, sc_core::sc_time& delay);
|
|
|
|
void update_irq();
|
2017-09-21 13:13:01 +02:00
|
|
|
sc_core::sc_time clk;
|
|
|
|
std::unique_ptr<spi_regs> regs;
|
2018-07-23 22:15:38 +02:00
|
|
|
sc_core::sc_fifo<uint8_t> rx_fifo, tx_fifo;
|
2017-09-21 13:13:01 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
} /* namespace sysc */
|
|
|
|
|
|
|
|
#endif /* _SPI_H_ */
|