mirror of
https://github.com/riscv-software-src/opensbi.git
synced 2025-08-24 23:41:23 +01:00

Currently, the same irqchip instance is registered for multiple PLIC
and APLIC instances which causes the sbi_list_for_each_entry() loop
in the sbi_irqchip_init() to hang at boot-time.
To address the above issue, register a separate irqchip instance for
each PLIC and APLIC instance.
Fixes: 2dd6eaf680
("lib: sbi_irqchip: Call driver warm_init from SBI core")
Reported-by: Himanshu Chauhan <hchauhan@ventanamicro.com>
Signed-off-by: Anup Patel <apatel@ventanamicro.com>
Reviewed-by: Himanshu Chauhan <hchauhan@ventanamicro.com>
52 lines
1.2 KiB
C
52 lines
1.2 KiB
C
/*
|
|
* SPDX-License-Identifier: BSD-2-Clause
|
|
*
|
|
* Copyright (c) 2019 Western Digital Corporation or its affiliates.
|
|
*
|
|
* Authors:
|
|
* Anup Patel <anup.patel@wdc.com>
|
|
*/
|
|
|
|
#ifndef __IRQCHIP_PLIC_H__
|
|
#define __IRQCHIP_PLIC_H__
|
|
|
|
#include <sbi/sbi_types.h>
|
|
#include <sbi/sbi_irqchip.h>
|
|
|
|
struct plic_data {
|
|
/* Private members */
|
|
struct sbi_irqchip_device irqchip;
|
|
/* Public members */
|
|
unsigned long addr;
|
|
unsigned long size;
|
|
unsigned long num_src;
|
|
unsigned long flags;
|
|
void *pm_data;
|
|
s16 context_map[][2];
|
|
};
|
|
|
|
/** Work around a bug on Ariane that requires enabling interrupts at boot */
|
|
#define PLIC_FLAG_ARIANE_BUG BIT(0)
|
|
/** PLIC must be delegated to S-mode like T-HEAD C906 and C910 */
|
|
#define PLIC_FLAG_THEAD_DELEGATION BIT(1)
|
|
/** Allocate space for power management save/restore operations */
|
|
#define PLIC_FLAG_ENABLE_PM BIT(2)
|
|
|
|
#define PLIC_M_CONTEXT 0
|
|
#define PLIC_S_CONTEXT 1
|
|
|
|
#define PLIC_DATA_SIZE(__hart_count) (sizeof(struct plic_data) + \
|
|
(__hart_count) * 2 * sizeof(s16))
|
|
|
|
#define PLIC_IE_WORDS(__p) ((__p)->num_src / 32 + 1)
|
|
|
|
struct plic_data *plic_get(void);
|
|
|
|
void plic_suspend(void);
|
|
|
|
void plic_resume(void);
|
|
|
|
int plic_cold_irqchip_init(struct plic_data *plic);
|
|
|
|
#endif
|