/******************************************************************************* * Copyright 2017 eyck@minres.com * * Licensed under the Apache License, Version 2.0 (the "License"); you may not * use this file except in compliance with the License. You may obtain a copy * of the License at * * http://www.apache.org/licenses/LICENSE-2.0 * * Unless required by applicable law or agreed to in writing, software * distributed under the License is distributed on an "AS IS" BASIS, WITHOUT * WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. See the * License for the specific language governing permissions and limitations under * the License. ******************************************************************************/ /* * simplesystem.h * * Created on: 17.09.2017 * Author: eyck@minres.com */ #ifndef SIMPLESYSTEM_H_ #define SIMPLESYSTEM_H_ #include "aon.h" #include "clint.h" #include "gpio.h" #include "plic.h" #include "prci.h" #include "spi.h" #include "uart.h" #include #include #include "scc/memory.h" #include "scc/router.h" #include "scc/utilities.h" #include "core_complex.h" namespace sysc { class platform : public sc_core::sc_module { public: SC_HAS_PROCESS(platform); SiFive::core_complex i_core_complex; scc::router<> i_router; uart i_uart0, i_uart1; spi i_qspi0, i_qspi1, i_qspi2; gpio i_gpio0; plic i_plic; aon i_aon; prci i_prci; clint i_clint; scc::memory<512_MB, 32> i_mem_qspi; scc::memory<128_kB, 32> i_mem_ram; sc_core::sc_signal s_clk; sc_core::sc_signal s_rst, s_mtime_int, s_msie_int; sc_core::sc_vector> s_global_int, s_local_int; sc_core::sc_signal s_core_int; sc_core::sc_signal_rv<32> s_gpio_pins; platform(sc_core::sc_module_name nm); protected: void gen_reset(); #include "gen/e300_plat_t.h" }; } /* namespace sysc */ #endif /* SIMPLESYSTEM_H_ */